电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVCH162373ADGG:1

产品描述Latches IC 16BIT D TRANSP LATCH
产品类别逻辑    逻辑   
文件大小720KB,共18页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74LVCH162373ADGG:1概述

Latches IC 16BIT D TRANSP LATCH

74LVCH162373ADGG:1规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码TSSOP
包装说明6.10 MM, PLASTIC, MO-153, SOT-362-1, TSSOP-48
针数48
制造商包装代码SOT362-1
Reach Compliance Codecompliant
Base Number Matches1

文档预览

下载PDF文档
74LVC162373A; 74LVCH162373A
16-bit D-type transparent latch; 30
series termination
resistors; 5 V tolerant inputs/outputs; 3-state
Rev. 4 — 14 May 2013
Product data sheet
1. General description
The 74LVC162373A and 74LVCH162373A are 16-bit D-type transparent latches with
separate D-type inputs with bus hold (74LVCH162373A only) for each latch and 3-state
outputs for bus-oriented applications. One latch enable (pin nLE) input and one output
enable (pin nOE) are provided for each octal. Inputs can be driven from either 3.3 V or 5 V
devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow
the use of these devices in mixed 3.3 V and 5 V applications. The device consists of two
sections of eight D-type transparent latches with 3-state true outputs. When pin nLE is
HIGH, data at the corresponding data inputs (pins nDn) enter the latches. In this condition,
the latches are transparent, that is, the latch output changes each time its corresponding
data inputs changes. When pin nLE is LOW, the latches store the information that was
present at the data inputs a set-up time preceding the HIGH to LOW transition of pin
nLE.When pin nOE is LOW, the contents of the eight latches are available at the outputs.
When pin nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the
nOE input does not affect the state of the latches.
The device is designed with 30
series termination resistors in both HIGH and LOW
output stages to reduce line noise. Bus hold on data inputs eliminates the need for
external pull-up resistors to hold unused inputs.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Multibyte flow-through standard pinout architecture
Multiple low inductance supply pins for minimum noise and ground bounce
Direct interface with TTL levels
All data inputs have bus hold (74LVCH162373A only)
High-impedance when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)

74LVCH162373ADGG:1相似产品对比

74LVCH162373ADGG:1 74LVCH162373ADGG:5 74LVC162373ADL,112 74LVCH162373ADGG,5 74LVC162373ADGG,11
描述 Latches IC 16BIT D TRANSP LATCH Latches 16-BIT 5V TOL I/O Latches 3.3V 16 D-TP TRNSP Latches 16-BIT 5V TOL I/O Latches IC 16BIT D TRANSP LATCH
Brand Name NXP Semiconductor NXP Semiconductor NXP Semiconductor NXP Semiconductor NXP Semiconductor
厂商名称 NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
零件包装代码 TSSOP TSSOP SSOP TSSOP TSSOP
包装说明 6.10 MM, PLASTIC, MO-153, SOT-362-1, TSSOP-48 6.10 MM, PLASTIC, MO-153ED, SOT-362-1, TSSOP-48 SSOP, SSOP48,.4 TSSOP, 6.10 MM, PLASTIC, MO-153, SOT-362-1, TSSOP-48
针数 48 48 48 48 48
制造商包装代码 SOT362-1 SOT362-1 SOT370-1 SOT362-1 SOT362-1
Reach Compliance Code compliant unknown compliant compliant compliant
Base Number Matches 1 1 1 1 1
是否Rohs认证 符合 符合 符合 - -
系列 - LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z -
JESD-30 代码 - R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 -
JESD-609代码 - e4 e4 e4 -
长度 - 12.5 mm 15.875 mm 12.5 mm -
逻辑集成电路类型 - BUS DRIVER BUS DRIVER BUS DRIVER -
湿度敏感等级 - 1 1 1 -
位数 - 8 8 8 -
功能数量 - 2 2 2 -
端口数量 - 2 2 2 -
端子数量 - 48 48 48 -
最高工作温度 - 85 °C 125 °C 85 °C -
最低工作温度 - -40 °C -40 °C -40 °C -
输出特性 - 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR -
输出极性 - TRUE TRUE TRUE -
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 - TSSOP SSOP TSSOP -
封装形状 - RECTANGULAR RECTANGULAR RECTANGULAR -
封装形式 - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH -
峰值回流温度(摄氏度) - 260 260 260 -
传播延迟(tpd) - 6.8 ns 9 ns 6.8 ns -
认证状态 - Not Qualified Not Qualified Not Qualified -
座面最大高度 - 1.2 mm 2.8 mm 1.2 mm -
最大供电电压 (Vsup) - 3.6 V 3.6 V 3.6 V -
最小供电电压 (Vsup) - 1.2 V 1.2 V 1.2 V -
标称供电电压 (Vsup) - 2.7 V 2.7 V 2.7 V -
表面贴装 - YES YES YES -
技术 - CMOS CMOS CMOS -
温度等级 - INDUSTRIAL AUTOMOTIVE INDUSTRIAL -
端子面层 - NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD -
端子形式 - GULL WING GULL WING GULL WING -
端子节距 - 0.5 mm 0.635 mm 0.5 mm -
端子位置 - DUAL DUAL DUAL -
处于峰值回流温度下的最长时间 - 30 30 30 -
宽度 - 6.1 mm 7.5 mm 6.1 mm -
开关电源波形
511224 这是一种个反激式开关电源DS波形图,请问T1区域的尖峰电压怎么产生的,T2的区域和T4区域的振荡时怎么产生的,还有T3区域的电压为什么高于输入电压?谢谢大家了 ...
aq1261101415 电源技术
ADS1.2
那位朋友帮忙看看ADS1.2这些错误是什么意思 刚用 不是很明白148320 谢谢了 ...
duzhiming7 ARM技术
STM8S003F3 中断问题
我写了个1ms中断,TIM2来实现的,但是我的代码好像不进入中断,我查了好多次没有发现问题,哪位大神帮我看看呢,谢谢 ...
杨胜英 stm32/stm8
毕业了,甩一些履带车,开发板等器件~~
本帖最后由 zgbkdlm 于 2014-4-20 21:51 编辑 待售的大概有.... 履带车(已出) L298N(已出) 12864(已出) 热释电(已出) 51/AVR开发板 AVR下载线 USB转串口(CH340) 步进电机及驱动(已出 ......
zgbkdlm 淘e淘
请教一个关于WINCE5.0下GPRS上网的问题!
我手上有个机器。是西安富立叶公司的CS100型号。http://www.cilico.com/ProductShow.asp?ID=67 这个是他们网站的此产品介绍!前些天拆开清理时候发现里面有个BENQ明基的GSM模块。型号为56M32. ......
chou 嵌入式系统
STM32F429Discovery DIY示波器环境搭建及编译下载仿真
本帖最后由 shinykongcn 于 2015-1-26 21:10 编辑 感谢@eric_wang 组织的活动,@dcexpert铺好路了^_^ STM32F429Discovery示波器效果, 可以参考。 板子在路上了,先搭建个环境,方便到 ......
shinykongcn stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 887  2450  1833  1824  1868  18  50  37  38  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved