电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ispLSI 2064VE-200LJ44

产品描述CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
产品类别半导体    可编程逻辑器件   
文件大小175KB,共18页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

ispLSI 2064VE-200LJ44概述

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD

ispLSI 2064VE-200LJ44规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices
RoHSN
产品
Product
ispLSI 2064VE
Number of Macrocells64
Number of Logic Array Blocks - LABs16
Maximum Operating Frequency200 MHz
Propagation Delay - Max4.5 ns
Number of I/Os28 I/O
工作电源电压
Operating Supply Voltage
3.3 V
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tube
高度
Height
3.68 mm
长度
Length
16.59 mm
Memory TypeEEPROM
宽度
Width
16.59 mm
Number of Gates2000
Moisture SensitiveYes
工作电源电流
Operating Supply Current
90 mA
工厂包装数量
Factory Pack Quantity
26
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
Lead-
Free
Package
Options
Available!
ispLSI 2064VE
3.3V In-System Programmable
High Density SuperFAST™ PLD
Functional Block Diagram
Input Bus
®
Features
• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100% Functional, JEDEC and Pinout Compatible with
ispLSI 2064V Devices
• 3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
• HIGH-PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 280MHz Maximum Operating Frequency
t
pd
= 3.5ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP™) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of Wired-OR
or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
• THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• LEAD-FREE PACKAGE OPTIONS
Output Routing Pool (ORP)
B7
B6
B5
B4
A0
Output Routing Pool (ORP)
Input Bus
A2
GLB
Logic
Array
D Q
D Q
B1
D Q
A3
A4
A5
A6
A7
B0
Output Routing Pool (ORP)
Input Bus
0139A/2064V
Description
The ispLSI 2064VE is a High Density Programmable
Logic Device available in 64 and 32 I/O-pin versions. The
device contains 64 Registers, four Dedicated Input pins,
three Dedicated Clock Input pins, two dedicated Global
OE input pins and a Global Routing Pool (GRP). The
GRP provides complete interconnectivity between all of
these elements. The ispLSI 2064VE features in-system
programmability through the Boundary Scan Test Ac-
cess Port (TAP) and is 100% IEEE 1149.1 Boundary
Scan Testable. The ispLSI 2064VE offers non-volatile
reprogrammability of the logic, as well as the intercon-
nect, to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 2064VE device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1…B7 (see Figure 1). There are a total of 16 GLBs in the
ispLSI 2064VE device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
Copyright © 2004 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
August 2004
2064ve_09
1
Input Bus
A1
D Q
B2
Output Routing Pool (ORP)
Global Routing Pool
(GRP)
B3

ispLSI 2064VE-200LJ44相似产品对比

ispLSI 2064VE-200LJ44 ispLSI-2064VE-100LTN44 ispLSI-2064VE-135LTN100 ispLSI-2064VE-135LTN44I ispLSI 2064VE-135LJ44
描述 CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices
RoHS N Details Details Details N
产品
Product
ispLSI 2064VE ispLSI 2064VE ispLSI 2064VE ispLSI 2064VE ispLSI 2064VE
Number of Macrocells 64 64 64 64 64
Number of Logic Array Blocks - LABs 16 16 16 16 16
Maximum Operating Frequency 200 MHz 100 MHz 135 MHz 135 MHz 135 MHz
Propagation Delay - Max 4.5 ns 4.5 ns 4.5 ns 4.5 ns 4.5 ns
Number of I/Os 28 I/O 28 I/O 28 I/O 28 I/O 28 I/O
工作电源电压
Operating Supply Voltage
3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
最小工作温度
Minimum Operating Temperature
0 C 0 C 0 C - 40 C 0 C
最大工作温度
Maximum Operating Temperature
+ 70 C + 70 C + 70 C + 105 C + 70 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
TQFP-100 TQFP-100 TQFP-44 TQFP-100 TQFP-44
系列
Packaging
Tube Tray Tray Tray Tube
高度
Height
3.68 mm 1 mm 1.4 mm 1 mm 3.68 mm
长度
Length
16.59 mm 10 mm 14 mm 10 mm 16.59 mm
Memory Type EEPROM EEPROM EEPROM EEPROM EEPROM
宽度
Width
16.59 mm 10 mm 14 mm 10 mm 16.59 mm
Number of Gates 2000 2000 2000 2000 2000
Moisture Sensitive Yes Yes Yes Yes Yes
工作电源电流
Operating Supply Current
90 mA 90 mA 90 mA 90 mA 90 mA
工厂包装数量
Factory Pack Quantity
26 160 90 160 26
电源电压-最大
Supply Voltage - Max
3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
电源电压-最小
Supply Voltage - Min
3 V 3 V 3 V 3 V 3 V
单位重量
Unit Weight
0.023175 oz 0.023175 oz - 0.023175 oz -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1627  323  1361  617  2540  50  46  58  7  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved