电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si5335C-Axxxxx-GM

产品描述Clock Generators & Support Products Pin-controlled, PCIe-compliant, Quad differential clock generator/buffer (1 to 350 MHz), Clock input (Custom Factory Programmed NVM)
产品类别半导体    模拟混合信号IC   
文件大小1MB,共47页
制造商Silicon Laboratories
下载文档 详细参数 选型对比 全文预览

Si5335C-Axxxxx-GM在线购买

供应商 器件名称 价格 最低购买 库存  
Si5335C-Axxxxx-GM - - 点击查看 点击购买

Si5335C-Axxxxx-GM概述

Clock Generators & Support Products Pin-controlled, PCIe-compliant, Quad differential clock generator/buffer (1 to 350 MHz), Clock input (Custom Factory Programmed NVM)

Si5335C-Axxxxx-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Clock Generators
Maximum Input Frequency350 MHz
Max Output Freq350 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
输出类型
Output Type
CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
产品
Product
Clocks
Jitter1 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335

Si5335C-Axxxxx-GM相似产品对比

Si5335C-Axxxxx-GM Si5335A-Bxxxxx-GMR Si5335C-Bxxxxx-GM
描述 Clock Generators & Support Products Pin-controlled, PCIe-compliant, Quad differential clock generator/buffer (1 to 350 MHz), Clock input (Custom Factory Programmed NVM) Clock Generators & Support Products Pin-controlled, PCIe-compliant, Quad differential clock generator/buffer (1 to 350 MHz), XTAL input (Custom Factory Programmed NVM) Clock Generators & Support Products Pin-controlled, PCIe-compliant, Quad differential clock generator/buffer (1 to 350 MHz), Clock input (Custom Factory Programmed NVM)
Product Attribute Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
Silicon Laboratories Silicon Laboratories Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products
类型
Type
Clock Generators Clock Generators Clock Generators
Maximum Input Frequency 350 MHz 350 MHz 350 MHz
Max Output Freq 350 MHz 350 MHz 350 MHz
Number of Outputs 4 Output 4 Output 4 Output
占空比 - 最大
Duty Cycle - Max
60 % 60 % 60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V 1.8 V, 2.5 V, 3.3 V 1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA 45 mA 45 mA
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C - 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C + 85 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
QFN-24 QFN-24 QFN-24
输出类型
Output Type
CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
产品
Product
Clocks Clocks Clocks
Jitter 1 ps 1 ps 1 ps
电源电压-最大
Supply Voltage - Max
3.63 V 3.63 V 3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V 1.71 V 1.71 V
系列
Packaging
- Reel Tray
用430向sd卡发送CMD0时总是返回0x80或者0xff
按sd的说明手册,应该是返回0x01,表明进入idle state。发送CMD0返回的最高位应该一直为0啊,我的怎么这么悲剧,求助啊:Sad: ...
yushengjiexy 微控制器 MCU
ARM11开发板带核心板的稳定吗?
学校实验室打算买一些ARM11的开发板,感觉OK6410不错,就是不知道核心板稳定性好不好,核心板结构 有何利弊?麻烦工程师们指点,谢谢!我们看中的是飞凌的叫S3C6410 OK6410的这个开发板,有用 ......
Aot_Alone ARM技术
在VS2005里编写的WINCE5.0的程序,如何在下运行??
在VS2005里编写的WINCE5.0的程序,如何在下运行??...
wonter 嵌入式系统
关于STM32用FSMC控制LCD1602如何实现
本人想用STM32的FSMC控制LCD1602显示,请问有哪位大侠可以指导下对应板子和液晶接口的连接时如何实现的,网上大多是16位的液晶控制。...
hongyuo118 stm32/stm8
【Cadence小技巧学习】 第三帖 隐藏网络连线
【Cadence小技巧学习】 第三帖 隐藏网络连线首先说明公司用cadence,刚毕业没几个月,刚刚捣鼓这个软件,所以说的不一定正确。 我的初衷是希望自己摸索的每一个点滴都共享给大家,希望后来者能 ......
常见泽1 PCB设计
热电偶的正确使用
正确使用热电偶不但可以准确得到温度的数值,保证产品合格,而且还可节省热电偶的材料消耗,既节省资金又能保证产品质量。安装不正确,热导率和时间滞后等误差,它们是热电偶在使用中的主要误差 ......
totopper 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2458  925  67  2738  358  40  37  30  45  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved