电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556SA150BG8

产品描述SRAM 4M X36 3.3V I/O SLOW ZBT
产品类别存储   
文件大小502KB,共25页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3556SA150BG8在线购买

供应商 器件名称 价格 最低购买 库存  
71V3556SA150BG8 - - 点击查看 点击购买

71V3556SA150BG8概述

SRAM 4M X36 3.3V I/O SLOW ZBT

71V3556SA150BG8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
SRAM
RoHSN
Memory Size4 Mbit
Organization128 k x 36
Maximum Clock Frequency150 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
PBGA-119
系列
Packaging
Reel
高度
Height
2.15 mm
长度
Length
14 mm
Memory TypeSDR
类型
Type
Synchronous
宽度
Width
22 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
1000

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
嵌入式操作系统uCOSII
下了一个资料,看了还不错,希望对大家有帮助!:loveliness: 36578...
cuizhihao 实时操作系统RTOS
求助
求 用TA捕获频率的实验、程序 急~~...
zzbaizhi 微控制器 MCU
开关电源的电流检测技术,这样讲就明白了
电流检测技术在现今的生活与工作中都有广泛的应用,许多的系统中都需要检测流入和流出的电流大小,检测电流大小能够避免器件出错。所以我们今天的主角就是“开关模式电源的电流检测技术”。 ......
木犯001号 电源技术
MSP430全套学习资料=学完就能直接做项目了
430全套学习资料全部奉上。。。从单片机自身内容定时器 DMA IO AD DA FLASH ……到外部模块 LED 光敏热敏 LCD TFT ,电路图到例程解析。 希望大家能耐心看完。 资料在精不在多 学好一 ......
木犯001号 微控制器 MCU
单片机开发板的设计原则
1: 在元器件的布局方面,应该把相互有关的元件尽是放得近一些,例如: 时钟发生器、晶振、CPU的时钟输入端都易产生噪音,在放置的时候应该把它们 靠近些。对于那些易产生噪声的器件、小电流电 ......
tiankai001 单片机
没有platform.reg等文件
我安装好wince5.0 with platform builder后,在定制内核过程中,到了修改默认IP地址这一步时,找不到需要的platform。reg文件。这些文件应该在Hardware Specific Files下,但是我的platform bui ......
小威 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2232  1620  1184  824  785  27  15  10  17  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved