电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42S16320D-6TL

产品描述DRAM 512M (32Mx16) 166MHz SDR SDRAM, 3.3V
产品类别存储   
文件大小1MB,共66页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS42S16320D-6TL在线购买

供应商 器件名称 价格 最低购买 库存  
IS42S16320D-6TL - - 点击查看 点击购买

IS42S16320D-6TL概述

DRAM 512M (32Mx16) 166MHz SDR SDRAM, 3.3V

IS42S16320D-6TL规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
RoHSDetails
类型
Type
SDRAM
Data Bus Width16 bit
Organization32 M x 16
封装 / 箱体
Package / Case
TSOP-54
Memory Size512 Mbit
Maximum Clock Frequency167 MHz
Access Time6 ns
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
Supply Current - Max180 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
系列
Packaging
Tray
安装风格
Mounting Style
SMD/SMT
Moisture SensitiveYes
工作电源电压
Operating Supply Voltage
3.3 V
工厂包装数量
Factory Pack Quantity
108
单位重量
Unit Weight
0.019083 oz

文档预览

下载PDF文档
IS42/45R86400D/16320D/32160D
IS42/45S86400D/16320D/32160D
16Mx32, 32Mx16, 64Mx8
512Mb SDRAM
FEATURES
• Clock frequency: 200, 166, 143 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Power supply: V
dd
/V
ddq
= 2.3V-3.6V
IS42/45SxxxxxD - V
dd
/V
ddq
=
3.3V
IS42/45RxxxxxD - V
dd
/V
ddq
=
2.5
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh
• 8K refresh cycles every 64 ms
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
• Packages:
x8/x16: 54-pin TSOP-II, 54-ball TF-BGA (x16 only)
x32: 90-ball TF-BGA
• Temperature Range:
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive, A1 (-40
o
C to +85
o
C)
Automotive, A2 (-40
o
C to +105
o
C)
MAY 2015
DEvICE OvERvIEW
ISSI
's 512Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock input.
The 512Mb SDRAM is organized as follows.
PACKAGE INFORMATION
IS42/45S32160D IS42/45S16320D IS42/45S86400D
IS42/45R32160D IS42/45R16320D IS42/45R86400D
4M x 32 x 4
banks
90-ball TF-BGA
8M x 16 x 4
banks
54-pin TSOP-II
54-ball TF-BGA
16M x 8 x 4
banks
54-pin TSOP-II
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-5
5
10
200
100
5.0
6
-6
6
10
167
100
5.4
6
-7
7
7.5
143
133
5.4
5.4
Unit
ns
ns
Mhz
Mhz
ns
ns
ADDRESS TABLE
Parameter
Configuration
Bank Address
Pins
Autoprecharge
Pins
Row Address
Column
Address
Refresh Count
Com./Ind./A1
A2
16M x 32
4M x 32 x 4
banks
BA0, BA1
A10/AP
8K(A0 – A12)
512(A0 – A8)
32M x 16
8M x 16 x 4
banks
BA0, BA1
A10/AP
64M x 8
16M x 8 x 4
banks
BA0, BA1
A10/AP
8K(A0 – A12) 8K(A0 – A12)
1K(A0 – A9)
2K(A0 – A9,
A11)
8K / 64ms
8K / 16ms
8K / 64ms
8K / 16ms
8K / 64ms
8K / 16ms
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time with-
out notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain
the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such ap-
plications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. B
05/12/2015
1
关于msp430低功耗模式编程的问题
在CCS环境中,有 _bic_SR_register(x)、 _bic_SR_register_on_exit(x)、_bis_SR_register(x) 、 _bis_SR_register_on_exit(x) 、 _get_SR_register()、 _get_SR_register_on_exit() ......
leitao520 微控制器 MCU
港真,这个手机PCB设计的布局技巧讲的真不错
说PCB设计难,手机PCB应该是代表,这个手机PCB设计的布局技巧https://ezchina.analog.com/thread/6689讲得真不错 手机功能的增加对PCB板的设计要求更高,伴随着一轮蓝牙设备、蜂窝电话和3G时 ......
板上人生 模拟电子
调试一块板子,要多长时间?
DSP2812+CPLD(EPM240)+AD+液晶+键盘+时钟+人机的板子....,已经调试了一个星期,老板意思慢了,你说要多久? 虽然这是以往机器的升级版,以往使用mega128做的,程序有80K,现在用DSP2812 ......
蔡强人 DSP 与 ARM 处理器
相电压重构
TI 官网电机控制例程中相电压重构模块volt_calc.c,算法是基于电机定子绕组为星型连接。但是我现在驱动的电机为三角型连接,请问有什么解决办法? 是直接改变电机绕组接线方式(比较麻烦),还 ......
JF-TLZ 微控制器 MCU
高集成度的模拟前端信号调理电路图
下图所示电路是一个完整的且具有高集成度的模拟前端工业级信号调理器,它利用一个16位差分输入PulSAR ADC对±10 V工业级信号进行数字转换。该电路仅利用两个模拟器件,来提供一路具有高共 ......
led2015 电源技术
【TI明星产品限时购】+轻车熟路参加活动,老汉又入了一块CC2640R2
本帖最后由 54chenjq 于 2020-12-19 22:53 编辑 赶上搞活动就买了LANUCHXL-CC2640R2,优惠的额度正好抵税了。小200大洋,展示 因为学习与项目需要,手里已积攒4块。 比较喜欢骚 ......
54chenjq 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1945  402  650  2411  2022  22  5  39  53  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved