NEC's LOW POWER
UPB1008K
GPS RF RECEIVER
Note:
1. Based on eRide's proprietary GPS DSP architecture
APPLICATIONS
• E911 ENABLED MOBILE PHONE
• IN-VEHICLE NAVIGATION SYSTEMS
• PC/PDA+GPS INTEGRATION
• ASSET TRACKING
• LOW POWER HANDHELD GPS RECEIVER
RF APPLICATION DIAGRAM
CO
1st Mixer
IF filter
LNA
RF SAW
TANK
/2
Loop
Filter
/2
REFin
27 MHz
NT
IN
DESCRIPTION
Nyquist Filters
AGC
2-bit
ADC
2-bit
ADC
/4
/6
/7
/2
PLL Frequency
Counters
/8
Regulator Circuitry
Reference
Clock
NEC's UPB1008K is a Silicon RFIC especially designed for
handheld low power/low cost GPS receivers. The IC com-
bines an LNA, followed by a double-conversion RF/IF
downconverter block and a PLL frequency synthesizer on one
chip. The second IF Freqency is a pseudo- baseband signal
into a on-chip 2-bit A/D converters.The device can operate on
a supply voltage as low as 2.7 V, and is a housed in a small 36
pin QFN (Quad, Flat, No-lead) package, resulting in a very low
power consumption and reduced board space.
NEC's stringent quality assurance and test procedures en-
sure the highest reliability and performance.
DI
S
QSign
QMag
I/Q
Balance
California Eastern Laboratories
BASEBAND I C
UE
OSC
• LOW POWER CONSUMPTION:
52 mW
• DUAL-CONVERSION IQ DOWN CONVERTER
1
:
Reference frequency: REF
in
= 27 MHz
• PSEUDO-BASEBAND WITH 2-BIT DIGITIZED OUTPUT
• ON-CHIP LNA, ON-CHIP FREQUENCY SYNTHESIZER,
IF AGC AMPLIFIER:
with 45 dB typical range of adjustable gain
• SMALL 36 PIN QFN PACKAGE:
Flat lead style for better RF performance
PIN 1 –
UPB1008K
LNA
Dividers
IQ DEMO
PD
1/2
D
AGC
1stMIX
ADC
ADC
FEATURES
BLOCK DIAGRAM
ISign
IMag
UPB1008K
ADVANCED GPS COMPLETE SOLUTION
e
911
AUTOMOTIVE
e
YELLOW PAGES
PERSONAL GPS
TEMP
TIME
FREQ
UART
GAIN
CONTROL
ADC
MACHINE
PLL
ADC
UPB1008K
ADVANCED GPS COMPLETE SOLUTION
"NEC Corporation and eRide, Inc. have teamed to provide an advanced positioning solution delivering high GPS performance,
accuracy, integration and architecture flexibility. The chip set combines CEL's
UPB1008K
receiver IC with eRide's
Opus One
SOC
(System-on-a-Chip) Baseband ASIC and is suitable for standard GPS products as well as Cellular Handset applications. Also provided
are scalable client navigation software and drivers, plus location-aiding data from eRide's Smart Server. Together, they offer a
complete hardware/infrastructure solution.
The chip set's design allows it to operate independently of wireless interface standards - and independently of the host product's CPU
and Operating System. This unique approach to system integration makes it easy to deploy the chip set into an wireless application,
in any wireless network. A "Universal Hardware" solution, the design promises lower manufacturing costs and, ultimately lower cost
to the consumer.
The chip set's advanced positioning architecture offers unmatched sensitivity providing fast, accurate positioning architecture offers
unmatched sensitivity providing fast and accurate position fixes, even when indoors or in deep in urban canyons."
HIGH PERFORMANCE GPS OMNI MODE
LI, C/A code receiver
Performance
Indoor
Outdoor
1-3sec
3-5sec
2-5m cep
-142dBm
in two 10msec dwells
Time to First Fix w/ aiding
Time to First Fix w/o aiding
Accuracy
Sensitivity
5-7sec
10-20sec
10-25m cep
-155dBm
in 1sec dwells
DI
S
Superior performance in high reflection indoor environments and in urban canyon types of outdoor environments
POWER DISSIPATION
First Fix
Tracking
Stand By
CO
NT
IN
400 mW
200-300 mW
30 mW
UE
OPUS
ACQUISITION
STATE
TRACKING
Opus 1
D
eRide NAVIGATION
SOFTWARE & DRIVERS
eRide
SMART SERVER
eRide WORLDWIDE
REFERENCE STATION
NETWORK
ASSET
TRACKING
NETWORK
TRACKING
UPB1008K
ELECTRICAL CHARACTERISTICS
(T
A
= 25°C, V
CC
= 3.0 V, unless otherwise specified)
SYMBOLS
I
CC
V
CC
I
CC_PD
I
CC
rf
I
CC
lo
ICC pll
ICC bb
ICC if
ICC lna
PARAMETERS AND CONDITIONS
Total Circuit Current, No Signals
Supply Voltage
Power down current, PIN 13 = V
IL
RF Block Circuit Current (pin 3), No signal
VCO Block Circuit Current (pin 7), No signal
PLL Block Circuit Current (pin 9), No signal
Baseband Block Circuit Current (pin 23), No signal,
open load
IF Block Circuit Current (pin 28) , No signal
Pre-Amplifier Open Connector Current (pin 36),
No signal
UNITS
mA
V
µA
µA
mA
mA
mA
mA
mA
MIN
14
2.7
–
0.4
4.1
2.7
2.5
2.7
TYP
18
3.0
1
0.5
5.6
MAX
23.5
3.3
10
0.7
7.2
UE
3.7
1.0
1.4
MIN
18
–
–
–
TYP
23
–
–
5
-38
31
32
-35
-50
MIN
–
–
–
TYP
200
-200
13.5
TYP
200
27
1.5
62
MIN
50
–
0.8
57
MIN
–
–
25
–
0.5
–
–
4.0
50
50
TYP
30
-15
45
-45
–
10
2.1
6.5
–
–
MIN
2.0
0
TYP
–
–
LNA/RF DOWNCONVERTER
(f
RFin
= 1575.42 MHz, f
1stLOin
= 1400 MHz, P
LO
= -10 dBm, f
1stIF
= 175 MHz, Pin 13: V
IL
= 3 V, Z
L
differential = 32Ω & Z
S
=
Γopt)
SYMBOLS
CG
LNA_MIX
NF
LNA_MIX
P
1dBLNA_MIX
Z
LNAin
Z
MIXout
A
LO-IF
A
LO-RF
PLL
SYMBOLS
I
CPOH
I
CPOL
f
PD
SYMBOLS
V
REFin
f
REF
VT
C/N
PARAMETERS AND CONDITIONS
Power conversion gain from 2nd LNA/mixer to 1st IF,
P
RFin
= -50 dBm
Noise Figure of 2nd LNA/mixer(SSB), Input matched
1 dB Compression refer to source, Input matched
RF Input Impedance of LNA
IF Output Impedance of Mixer
Local Signal Leak to IF, f
1stLOin
=1400 MHz,
P
LO
= 0 dBm
Local Signal Leak to RF, f
1stLOin
=1400 MHz,
P
LO
= 0 dBm
PARAMETERS AND CONDITIONS
UNITS
dB
dB
dBm
Ohm
Ohm
dBm
dBm
MAX
28
–
–
–
–
–
NT
IN
UNITS
µA
µA
MHz
UNITS
mVpp
MHz
V
dBc/Hz
UNITS
dB
dB
dB
dBm
V
MHz
V
dB
%
%
UNITS
V
V
PLL Charge Pump High Side Current @ V
CPout
= V
CC/
2
PLL Charge Pump Low Side Current @ V
CPout
= V
CC/
2
Phase Comparison Frequency
CRYSTAL OSCILLATOR/REVERENCE AMPLIFIER BLOCK
Reference input minimum level
Input Frequency of Reference Input
VCO Control Voltage, PLL Locked
VCO C/N, 1kHz, Loop band width = 5 kHz
CO
PARAMETERS AND CONDITIONS
AGC AMPLIFIER, I-Q DEMODULATOR, and ADC BLOCK(f
1stIFin
= 175 MHz, Z
in
= 600Ω)
SYMBOLS
CG
AGC/MIX
PARAMETERS AND CONDITIONS
Maximum voltage conversion gain of AGC amplifier/
I-Q mixer, P
in
= -60 dBm, V
AGC
= 0.5 V, Unmatched
Minimum voltage conversion gain of AGC amplifier/
I-Q mixer, P
in
= -60 dBm, V
AGC
= 2.0 V, Unmatched
AGC control range, V
AGC
= 0.5 V to 2 V
MAX
–
–
–
–
2.0
–
2.8
–
–
–
DI
S
A
AGC/MIX
P
1dBAGC
V
AGC
1 dB compression input to AGC amplifier,
set voltage gain = 30 dB
AGC control voltage
BW
3dB Mixer Bandwidth
V
IQ-C
IQ BalanceControl Voltage, Gain(Ich) = Gain (Qch)
A
IQ-C
IQ Balance Control Gain Range, V
IQ-C
= 0 to 3 V
Duty
Ich Mag Bit Output Pulse Duty, P1stIFin = -84 dBm
Ich
V
AGC
= 0.5 V, V
IQ-C
= 0 V
Duty
Qch Mag Bit Output Pulse Duty, PIF2in = -88 dBm
Qch
V
AGC
= 0.5 V, V
IQ-C
= 0 V
BASEBAND AMPLIFIER BLOCK
(Z
S
= 2kΩ & Z
L
= 2 kΩ)
SYMBOLS
PARAMETERS AND CONDITIONS
V
BBOH
Baseband output logic high, C
L
= 10 pF
V
BBOL
Baseband output logic low, C
L
= 10 pF
D
3.6
4.7
3.4
4.3
4.7
1.8
MAX
–
–
–
MAX
–
–
2.2
–
MAX
–
0.5
UPB1008K
ABSOLUTE MAXIMUM RATINGS
1,2
(T
A
= 25°C)
SYMBOLS
V
CC
P
D
T
OP
T
STG
I
CC_total
PARAMETERS
Supply Voltage
4
Total Power Dissipation
3
Operating Temperature
Storage Temperature
Total Circuit Current
4
UNITS
V
CC
mW
°C
°C
RATINGS
3.6
361
-40 to +85
-55 to +150
RECOMMENDED
OPERATING CONDITIONS
SYMBOLS
V
CC
T
OP
f
RFin
f
REFin
f
1st
LO
f
1stIFin
f
2ndLOin
V
IH
V
IL
PARAMETERS
Supply Voltage
Operating Temperature
RF Input Frequency
Reference Frequency
1st LO Oscillating
Frequency
1st IF Input Frequency
2nd LO Input Frequency
Power Down Control
Voltage "High"
Power Down Control
Voltage "Low"
UNITS MIN
V
2.7
°C
-40
MHz
MHz
MHz
MHz
MHz
V
TYP
3.0
+25
1575
27
1400
175
175
MAX
3.3
+85
UE
2
V
0
1:16
OUTb
VCC
Notes:
1. Operation in excess of any one of these parameters may result
in permanent damage.
2. More than two items must not be reached simultaneously.
3. T
A
= +85°C, mounted on a 50 x 50 x 1.6 mm double-sided
copper clad epoxy glass PWB.
4. T
A
= 25°C
APPLICATION CIRCUIT
NT
IN
0.1uF
15pF
SAW
IN
OUT
INb
VCC
15pF
1.2nH
200
0.1uF
GNDanalog
LNAbias
Mixout1
Mixout2
VAGC
IFin1
IFin2
Vref
VCCanalog
36
35
34
33
32
31
30
29
28
VCC
VCC
43K
.1pF
12pF
6.8nH
CO
300
GND1na
1
AGC
3.3nH
SAW
MATCHING
NETWORK
2
FILTER
1stMIX
IQ_DEMO
LNAin
VCC
RF_in
12pF
VCCrf
LNA
3
NE662MO4
100nF
GNDIo
4
1stLO-OSC1
5
1/2
1/4
1/2
Vth
12pF
1stLO-OSC2
6
12pF
VCC
OSC
2Bit ADC
21
VCCIo
7
DI
S
1/6.375
100nH
PDout
8
PD
2Bit ADC
1/2
3.3nH
3.3nH
9
D0
Vccdig
CP
15K
uPB1008K
Vagc
10
11
12
13
14
15
16
17
18
15K
22pF
1.2K
VCC
PD
0.01uF
DCoffsetQb
GNDdig
100nF
DCoffsetQ
21FoutQb
21FoutQ
GNDbb
Ic_cntl
Refin
PD
100nF
150pF
1OOnF
D
V
CC
0.5
100nF
27
21FoutI
150pF
26
21Foutb
25
DCoffsetI
100nF
24
DCoffsetb
VCC
23
VCCbb
100nF
22
I_mag
I_sign
I_mag
Q_sign
I_sign
Q_sign
20
19
Q_mag
Q_mag
ic_cntl
REFin
UPB1008K
PIN FUNCTIONS
Pin No.
Symbol
Function and Application
Internal Equivalent Circuit
3
1
2
GNDlna
LNAin
Ground pin of LNA
2
36
4
GNDlo
Ground pin of 1st LO Oscillator circuit and RF
Mixer.
Pin 5 & 6 are base pins of the differential
amplifier for 1st LO oscillator. These pins
require an LC (varacator) tank circuit to
oscillate at around 1400 MHz.
Supply voltage pin of oscillator circuit for
1st LO Oscillator and RF mixer
5
6
1stLO-OSC1
1stLO-OSC2
UE
7
r = 410
3
3
VCCrf
Supply voltage pin of LNA, RF mixer and VCO
voltage regulator.
c=1.8p
6
c=1.8p
V
CC
7
VCClo
NT
IN
Regulator
GND
FROM PFD
Bias
8
PDout
This is a current mode charge pump output.
For connection to a passive RC loop filter for driving
external varactor diode of 1stLO-OSC.
Supply voltage pin of digital portion of the chip.
PFD
9
VCCdig
Source
PFD
Sink
CO
10
REFin
Input pin of reference frequency buffer. This pin
should be equipped with external 27 MHz
oscillator (e.g. TCXO).
ESD
11
GNDdig
Ground pin of digital portion of the chip.
10
ESD
r=500
r=50k
DI
S
D
Regulator
Input pin of low noise amplifier. It is a
single-ended open collector design.
Capacitive coupling is required; external
matching will improve gain or NF.
GND
Bias
r=6.5k
V
CC
1
r=300
r=300
5
r=4.4k
r=4.4k
idc=941u
4
9
Source Control
ESD
8
Sink Control
ESD
11
9
r=20k
r=20k
idc=9.7u
r=500
r=30k
idc=22u
c=5.4p
11