电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N281B-999NLGI

产品描述PLL/Frequency Synthesis Circuit, PQCC56
产品类别模拟混合信号IC    信号电路   
文件大小1MB,共64页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

8T49N281B-999NLGI在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N281B-999NLGI - - 点击查看 点击购买

8T49N281B-999NLGI概述

PLL/Frequency Synthesis Circuit, PQCC56

8T49N281B-999NLGI规格参数

参数名称属性值
是否Rohs认证符合
Objectid114102381
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-30 代码S-PQCC-N56
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCN
封装等效代码LCC56,.31SQ,20
封装形状SQUARE
封装形式CHIP CARRIER
电源2.5/3.3 V
认证状态Not Qualified
表面贴装YES
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N281
Datasheet
General Description
The 8T49N281 has a fractional-feedback PLL that can be used as a
jitter attenuator or frequency translator. It is equipped with six integer
and two fractional output dividers, allowing the generation of up to 8
different output frequencies, ranging from 8kHz to 1GHz. Three of
these frequencies are completely independent of each other and the
inputs. The other five are related frequencies. The eight outputs may
select among LVPECL, LVDS or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N281 accepts up to two differential or single-ended input
clocks and a crystal input. The PLL can lock to either input clock, but
both input clocks must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS). It generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The 8T49N281 supports holdover with an initial accuracy of ±50ppB
from the point where the loss of all applicable input reference(s) has
been detected. It maintains a historical average operating point that
may be returned to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
The PLL has a register-selectable loop bandwidth from 0.5Hz to
512Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also
supports I
2
C master capability to allow the register configuration to
be read from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
Two differential outputs meet jitter limits for 100G Ethernet and
STM-256/OC-768
<0.3ps RMS (including spurs): 12kHz to 20MHz
All outputs <0.5ps RMS (including spurs) 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates eight LVPECL /LVDS or sixteen LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover & Loss-of-Signal status outputs
Open-drain Interrupt pin
Programmable PLL bandwidth settings:
0.5Hz, 1Hz, 2Hz, 4Hz, 8Hz, 16Hz, 32Hz, 64Hz, 128Hz, 256Hz
or 512Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
Power down modes support consumption as low as 1.5W (see
Section, “Power Dissipation and Thermal Considerations”
for
details)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free RoHs (6)
Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
Wireless base station baseband
Data communications
©2016 Integrated Device Technology, Inc.
1
Revision 6, January 28, 2016

8T49N281B-999NLGI相似产品对比

8T49N281B-999NLGI 8T49N281B-017NLGI8 8T49N281B-017NLGI
描述 PLL/Frequency Synthesis Circuit, PQCC56 Clock Generators & Support Products FemtoCLK NG UFT 0.3ps 12kHz to 20MHz Clock Generators & Support Products FemtoCLK NG UFT 0.3ps 12kHz to 20MHz
系列
Packaging
- Reel Tray
Product Attribute - Attribute Value Attribute Value
制造商
Manufacturer
- IDT (Integrated Device Technology) IDT (Integrated Device Technology)
产品种类
Product Category
- Clock Generators & Support Products Clock Generators & Support Products
RoHS - Details Details
Moisture Sensitive - Yes Yes
工厂包装数量
Factory Pack Quantity
- 3000 260
關於WS2812b(LED)使用兩個GPIO搭配兩組DMA輸出data 問題
MCU為STM32f103C8 使用兩組DMA channel2、channel3 GPIO作為MCU與WS2812b Din之間的數據傳輸,但不知為啥傳輸速率不管多少,燈都會發生抖動的問題, 兩組DMA的timer速率都為800KHZ PWM,另外A ......
coolkill0713 stm32/stm8
【NXP Rapid IoT评测】开发装置及在线编程体验
·收到开发板,里面除了主机就只有一根数据线和一个sim卡针,sim卡针应该是用来戳复位键的。·说明书上有三个步骤来熟悉这个开发板:首先是利用预装的程序来熟悉开发装置。在预装程序下可以了解 ......
lxtwl 无线连接
TinyGo发布0.10.0版
这一版本增加了对块选择的支持,切换到LLVM 9,改进了CGo支持,改进了对ATSAMD51(“ M4”)芯片的支持。它还增加了对许多新板的支持:Adafruit Feather M4,Adafruit Metro M4 Expre ......
dcexpert MicroPython开源版块
模拟设计与验证工具现状
大约从20世纪80年代起,就有许多业内专家宣称模拟电路已走进死胡同,而数字应用将在电子世界中大放异彩,包括用在通信上的集成电路(integrated circuits,ICs)。在现实中,当然,现代化的通信 ......
咖啡不加糖 模拟电子
我国超宽带(UWB)技术频率使用规定
一、超宽带 (UWB)无线电发射设备: 该设备的发射信号带宽(-10dB 带宽)至少 500MHz。 二、超宽带 (UWB)无线电设备 UWB 发射信号的等效全向辐 射功率谱密度限值: 574591 注 ......
石榴姐 无线连接
AT89S52 ISP烧录问题
小弟在使用51单片机碰到这样的问题,望各位大侠给我指导解决,谢啦:我是先用 TOP2005+ 烧录器,把我的程序烧录到AT89s52的芯片里,然后焊接到pcb板上;后来,我想升级AT89s52芯片里的程序,因 ......
suxc 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1752  2718  1354  882  148  49  39  52  7  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved