电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V36100L15PFGI8

产品描述FIFO, 64KX36, 10ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128
产品类别存储    存储   
文件大小683KB,共53页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V36100L15PFGI8概述

FIFO, 64KX36, 10ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128

IDT72V36100L15PFGI8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFP
包装说明LFQFP,
针数128
Reach Compliance Codecompli
ECCN代码EAR99
最长访问时间10 ns
其他特性RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间15 ns
JESD-30 代码R-PQFP-G128
JESD-609代码e3
长度20 mm
内存密度2359296 bi
内存宽度36
湿度敏感等级3
功能数量1
端子数量128
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
36-BIT FIFO
65,536 x 36
131,072 x 36
IDT72V36100
IDT72V36110
FEATURES:
Choose among the following memory organizations:
IDT72V36100
65,536 x 36
IDT72V36110
131,072 x 36
Higher density, 2Meg and 4Meg SuperSync II FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
D
0
-D
n
(x36, x18 or x9)
WEN
WCLK/WR
LD SEN
*
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 36
131,072 x 36
WRITE POINTER
FLAG
LOGIC
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
**
*
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY
SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
6117 drw01
IDT and the IDT logo are a registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2003
DSC-6117/10
请问ST7MCURESET脚是设置成push-pull还是opendrain?
手册上面写的是不可以设置为Input,那设置为output的那种模式呢?...
xjwf1986 stm32/stm8
手机充电用电脑usb快还是插座快?
虽然都是充电,但是为什么用电脑usb充的时候有时候总有感觉好像没有插座充的快呢? ...
ohahaha 模拟与混合信号
基于STM32F7的视觉小球颜色识别系统-效果
不会上传视频呀,倒霉http://v.youku.com/v_show/id_XMT ... .html?from=y1.2-1.2 http://player.youku.com/player.php/sid/XMTQyNjEyMTcwOA==/v.swf ...
54chenjq stm32/stm8
我亲身经历的一个笑话
上学时,大家都学过高等数学吧,其中有个"拉格朗日"定理,和"牛拉"公式对吧! 也许大家都忘了,但我没忘记.这两个公式做什么用地我到是忘了. 上学的一天,好像自习吧,看高等数学,太无聊了,猛 ......
ddllxxrr 聊聊、笑笑、闹闹
Beaglebone学习之4--外围电路设计(完成)
参考了前面各位坛友和网上的一些资料,基本上外围电路的设计想好了,主要有以下功能“: 1、LCD+触摸屏 2、音频输入输出 3、NAND FLASH 4、RS232 5、RS485 6、CAN 7、加速度传感器 8、1 ......
fengzhang2002 DSP 与 ARM 处理器
各位前辈 我用的是NIOS II11.0 现在有点问题想麻烦大家看看 我很是纠结啊
我用的是nios ii11.0版本,现在需要自己创建目标板FLASH编程设计,但是我找不到 nios ii sdk shell这项啊 又没法进行啦 求各位的指导了。...
leizikobe FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1011  499  1266  1491  2066  42  16  47  56  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved