电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H24NT24G2ZCHLGI

产品描述PCI Interface IC PCIE SWITCH
产品类别半导体    模拟混合信号IC   
文件大小238KB,共35页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

89H24NT24G2ZCHLGI在线购买

供应商 器件名称 价格 最低购买 库存  
89H24NT24G2ZCHLGI - - 点击查看 点击购买

89H24NT24G2ZCHLGI概述

PCI Interface IC PCIE SWITCH

89H24NT24G2ZCHLGI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
PCI Interface IC
RoHSDetails
类型
Type
Switch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes24 Lane
Number of Ports24 Port
工作电源电压
Operating Supply Voltage
1 V, 2.5 V, 3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FCBGA-324
系列
Packaging
Tray
数据速率
Data Rate
192 Gb/s
高度
Height
3.02 mm
长度
Length
19 mm
宽度
Width
19 mm
Data Bus Width32/64 bit
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
84
VersionGen2

文档预览

下载PDF文档
24-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES24NT24G2
Datasheet
Device Overview
The 89HPES24NT24G2 is a member of the IDT family of PCI
Express® switching solutions. The PES24NT24G2 is a 24-lane, 24-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
24-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 24 GBps (192 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Twenty-four x1 ports configurable as follows:
One x8 stack
• Eight x1 ports (ports 0 through 7 are not capable of
merging with an adjacent port)
Two x8 stacks configurable as:
• Two x8 ports
• Four x4 ports
• Eight x2 ports
• Sixteen x1 ports
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 35
2013 Integrated Device Technology, Inc
December 17, 2013
STM32和STR912FFT的问题请教
请问高手STM32下的DSP库里的FFT可以直接移植到STR912下面吗? 还有.s文件下的FFT-table如何得到的 如: TableFFT_V7 ;N=16 DCW 0x4000,0x0000, 0x4000,0x0000, 0x4000,0x0000 ......
mengzhong163 stm32/stm8
msOS
上传最近在玩的msOS,感觉挺有意思的,用51就能玩,适合嵌入式入门,有助理解基本概念,其中用的函数指针、结构体数组让我对C又有了新的认识。系统节拍10ms,如果用的单片机没有T2定时器话,改用 ......
dj狂人 嵌入式系统
【藏书阁】电磁场积分方程法
目录: 绪论 第一章 电磁场的积分表述 第二章 电流场量的积分方法 第三章 物质的磁化及其场量 第四章 积分方程法 第五章 边界积分法 第六章 标量位法 第七章 涡流问题的积分方程法 ......
wzt 无线连接
求51单片机编程器和仿真器
那位大哥或大姐有51单片机的编程器和仿真器,或者原理图.市场卖的太贵,没银子,想自己做一个,又没有原理图,不知道从哪下手,还请各位大哥大姐帮小弟一下!...
benf 嵌入式系统
炼狱传奇—任意分频之战
分频在fpga的设计中一直都担任着很重要的角色,而说到分频,我相信很多人都已经想到了利用计算器来计算达到想要的时钟频率,但问题是仅仅利用计数器来分频,只可以实现偶数分频,而如果我需 ......
梦翼师兄 FPGA/CPLD
关于阅读NMOS管中导通内阻的方法问题???
这边计算书 上导通内阻4.3mΩ,可规格书曲线上不到4mΩ,怎么回事儿,问的同事说,100℃时导通内阻的值,是25℃最大导通内阻乘归一化以后的倍数,啥叫归一化后倍数?608859 608860 ......
西里古1992 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1241  2790  1638  545  1205  9  27  35  48  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved