电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC16240ADG

产品描述Buffers & Line Drivers 3.3V 16-BIT DRVR 3-S
产品类别半导体    逻辑   
文件大小170KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74LVC16240ADG在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC16240ADG - - 点击查看 点击购买

74LVC16240ADG概述

Buffers & Line Drivers 3.3V 16-BIT DRVR 3-S

74LVC16240ADG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Buffers & Line Drivers
RoHSDetails
Number of Input Lines16 Input
Number of Output Lines16 Output
PolarityInverting
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
1.2 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TSSOP-48
输出类型
Output Type
3-State
Logic FamilyLVC
Logic TypeCMOS
Number of Channels16
High Level Output Current- 24 mA
Low Level Output Current24 mA
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
传播延迟时间
Propagation Delay Time
12 ns at 1.2 V, 2.8 ns at 3.3 V
工厂包装数量
Factory Pack Quantity
39
单位重量
Unit Weight
0.000212 oz

文档预览

下载PDF文档
74LVC16240A
16-bit buffer/line driver with 5V tolerant inputs/outputs;
inverting; 3-state
Rev. 4 — 3 November 2011
Product data sheet
1. General description
The 74LVC16240A is a 16-bit inverting buffer/line driver with 3-state outputs. The device
can be used as four 4-bit buffers, two 8-bit buffers or one 16-bit buffer. The device
features four output enables (1OE, 2OE, 3OE and 4OE), each controlling four of the
3-state outputs. A HIGH on nOE causes the outputs to assume a high-impedance
OFF-state.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be
applied to the outputs. These features allow the use of these devices in mixed
3.3 V and 5 V applications.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
MULTIBYTE flow-through standard pin-out architecture
Low inductance multiple power and ground pins for minimum noise and ground
bounce
Direct interface with TTL levels
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V
JESD8-5A (2.3 V to 2.7 V
JESD8-C/JESD36 (2.7 V to 3.6 V
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and from
40 C
to +125
C.

74LVC16240ADG相似产品对比

74LVC16240ADG 74LVC16240ADG-T
描述 Buffers & Line Drivers 3.3V 16-BIT DRVR 3-S Buffers & Line Drivers 3.3V 16-BIT DRVR 3-S

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2798  740  2419  2820  987  18  16  3  34  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved