电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ispLSI 5512VE-125LB272I

产品描述CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
产品类别半导体    可编程逻辑器件   
文件大小272KB,共26页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 全文预览

ispLSI 5512VE-125LB272I概述

CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD

ispLSI 5512VE-125LB272I规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices
Shipping RestrictionsThis product may require additional documentation to export from the United States.
RoHSN
产品
Product
ispLSI 5512VE
Number of Macrocells512
Number of Logic Array Blocks - LABs16
Maximum Operating Frequency125 MHz
Propagation Delay - Max6.5 ns
Number of I/Os49 I/O
工作电源电压
Operating Supply Voltage
3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 105 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FPBGA-256-49
系列
Packaging
Tray
高度
Height
1.6 mm
长度
Length
27 mm
Memory TypeEEPROM
宽度
Width
27 mm
Number of Gates24000
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
40
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V

文档预览

下载PDF文档
ispLSI 5512VE
®
In-System Programmable
3.3V SuperWIDE™ High Density PLD
Features
• Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 24000 PLD Gates / 512 Macrocells
— Up to 256 I/O Pins
— 512 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 155 MHz Maximum Operating Frequency
t
pd
= 6.5 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
• ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Functional Block Diagram
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Boundary
Scan
Interface
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Global Routing Pool
(GRP)
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Input Bus
Input Bus
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
(GRP) between the GLBs. Switching resources are pro-
vided to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be by-
passed for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
Copyright © 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
January 2002
5512ve_05
1
Z-STACK开发者指南___最新翻译
最近学习zigbee看到不错的资料,与大家分享:187633 ...
zhaojun_xf 无线连接
美迪特携手禧玛妹妹 推出影能网络播放器
据最新消息:香港著名的数字家庭生产商美迪特(中国)有限公司将携手享有中国最美女儿之称的禧玛妹妹,倾力推出“影能”系列高清播放器—IN900,IN520T。高清播放器的强力推出表明美迪特的产品线 ......
远在天边 聊聊、笑笑、闹闹
双频Wi-Fi 6前端模块来了,Wi-Fi 6的时代也快到了
近日,全球首款双频 Wi-Fi 6 前端模块(FEM)。这款新 FEM 非常适合 Wi-Fi 6 用户端设备(CPE),它将提供HD/4K视频所需的性能和物联网(IoT)所需的效率集合在一起。 科技进步的真的是 ......
alan000345 无线连接
一名博士的文章(转)
我出生的时候是一个下雪的深夜,我的父亲在床边生了一堆柴火,我的母亲躺在四周漏风 的那间破屋角落的床上,咬紧牙关,生下了我。27年后,也是在一个下雪的深夜,我完成 了我的博士论文。当我 ......
呱呱 嵌入式系统
最适合小白入行IT的几种编程语言
如果你想学习编程,虽然选择第一门编程语言与你想用它来做什么最终达到什么目的有很大的关系,但是事实上某些编程语言的确比其他语言要好学。 选择一门合适的编程语言作为入门的语言对于培养 ......
xyd18025265652 编程基础
RSL10 BLE使用(一)BLE广播
547973 图一 BLE想要让客户端(也就是central device)搜寻到需要先发送广播帧。图一为BLE广播帧结构。 前导帧不是01010101就是上数取反。 广播接入地址固定为0x8E89BED6,字节低 ......
lehuijie 物联网大赛方案集锦

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 612  1467  287  1715  37  43  16  14  8  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved