电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI53314-B-GM

产品描述Clock Drivers & Distribution 1:6 univrsl transltr 1.25GHz outpt enable
产品类别半导体    模拟混合信号IC   
文件大小2MB,共32页
制造商Silicon Laboratories
标准
下载文档 详细参数 全文预览

SI53314-B-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI53314-B-GM - - 点击查看 点击购买

SI53314-B-GM概述

Clock Drivers & Distribution 1:6 univrsl transltr 1.25GHz outpt enable

SI53314-B-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Drivers & Distribution
RoHSDetails
Multiply / Divide Factor2:6
输出类型
Output Type
CML, HCSL, LVCMOS, LVDS, LVPECL
Max Output Freq1.25 GHz
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-32
系列
Packaging
Tube
Input TypeCML, HCSL, LVCMOS, LVDS, LVPECL
类型
Type
Low-Jitter Buffer / Level Translator
Moisture SensitiveYes
工作电源电流
Operating Supply Current
100 mA
工厂包装数量
Factory Pack Quantity
490
单位重量
Unit Weight
0.006653 oz

文档预览

下载PDF文档
Si53314
1:6 L
O W
J
I T T E R
U
NIVE RS AL
B
UFFER
/L
EVEL
T
RANSL ATOR W I T H
2 : 1 I
NPUT
M
UX AND
I
N D I V I D U A L
OE (<1.25 GH
Z
)
Features
6 differential or 12 LVCMOS outputs
Ultra-low additive jitter: 45 fs rms
Wide frequency range:
dc to 1.25 GHz
Universal input with pin selectable
output formats
LVPECL, Low Power LVPECL,
LVDS, CML, HCSL, LVCMOS
2:1 mux with hot-swappable inputs
Individual output enable
Independent V
DD
and V
DDO
:
1.8/2.5/3.3 V
1.2/1.5 V LVCMOS output support
Excellent power supply noise
rejection (PSRR)
Selectable LVCMOS drive strength to
tailor jitter and EMI performance
Small size: 32-QFN (5x5 mm)
RoHS compliant, Pb-free
Industrial temperature range:
–40 to +85 °C
Applications
Ordering Information:
See page 27.
Q1
Q1
Q2
Q2
Q3
Q3
Q4
26
Description
The Si53314 is an ultra low jitter six output differential buffer with pin-selectable
output clock signal format and individual OE. The Si53314 features a 2:1 mux
making it ideal for redundant clocking applications. The Si53314 utilizes Silicon
Laboratories' advanced CMOS technology to fanout clocks from dc to 1.25 GHz
with guaranteed low additive jitter, low skew, and low propagation delay variability.
The Si53314 features minimal cross-talk and provides superior supply noise
rejection, simplifying low jitter clock distribution in noisy environments.
Independent core and output bank supply pins provide integrated level translation
without the need for external circuitry.
Q4
25
High-speed clock distribution
Ethernet switch/router
Optical Transport Network (OTN)
SONET/SDH
PCI Express Gen 1/2/3
Storage
Telecom
Industrial
Servers
Backplane clock distribution
Pin Assignments
Si53314
32
31
30
29
28
27
OE
0
SFOUTA[1]
SFOUTA[0]
Q0
Q0
GND
VDD
CLK_SEL
1
2
3
4
5
6
7
8
10
11
12
13
14
15
16
9
GND
PAD
24
23
22
21
20
19
18
17
OE
5
SFOUTB[1]
SFOUTB[0]
Q5
Q5
VDDOB
VDDOA
VREF
CLK0
CLK0
CLK1
CLK1
OE
1
OE
2
OE
3
Functional Block Diagram
VDD
VDDO
A
SFOUT
A
[1:0]
OE[2:0]
Patents pending
V
REF
Vref
Generator
Power
Supply
Filtering
CLK0
BANK A
/CLK0
VDDO
B
SFOUT
B
[1:0]
OE[5:3]
CLK1
/CLK1
CLK_SEL
Switching
Logic
BANK B
Rev. 1.0 6/14
Copyright © 2014 by Silicon Laboratories
OE
4
Si53314

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 39  2353  1282  191  1335  57  23  35  24  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved