电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72T3685L6-7BBG

产品描述FIFO, 16KX36, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, GREEN, PLASTIC, BGA-208
产品类别存储    存储   
文件大小464KB,共57页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72T3685L6-7BBG概述

FIFO, 16KX36, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, GREEN, PLASTIC, BGA-208

72T3685L6-7BBG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA, BGA208,16X16,40
针数208
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
最长访问时间3.8 ns
其他特性ASYNCHRONOUS OPERATION ALSO POSSIBLE
最大时钟频率 (fCLK)150 MHz
周期时间6.7 ns
JESD-30 代码S-PBGA-B208
JESD-609代码e1
长度17 mm
内存密度589824 bit
内存集成电路类型OTHER FIFO
内存宽度36
湿度敏感等级3
功能数量1
端子数量208
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA208,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源1.5/2.5,2.5 V
认证状态Not Qualified
座面最大高度1.97 mm
最大待机电流0.01 A
最大压摆率0.07 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度17 mm
Base Number Matches1

文档预览

下载PDF文档
2.5 VOLT HIGH-SPEED TeraSync
TM
FIFO 36-BIT CONFIGURATIONS
1,024 x 36, 2,048 x 36, 4,096 x 36,
8,192 x 36, 16,384 x 36, 32,768 x 36,
65,536 x 36, 131,072 x 36 and 262,144 x 36
IDT72T3645, IDT72T3655, IDT72T3665,
IDT72T3675, IDT72T3685, IDT72T3695,
IDT72T36105, IDT72T36115, IDT72T36125
FEATURES:
Choose among the following memory organizations:
IDT72T3645
1,024 x 36
IDT72T3655
2,048 x 36
IDT72T3665
4,096 x 36
IDT72T3675
8,192 x 36
IDT72T3685
16,384 x 36
IDT72T3695
32,768 x 36
IDT72T36105
65,536 x 36
IDT72T36115
131,072 x 36
IDT72T36125
262,144 x 36
Up to 225 MHz Operation of Clocks
User selectable HSTL/LVTTL Input and/or Output
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Read Enable & Read Clock Echo outputs aid high speed operation
User selectable Asynchronous read and/or write port timing
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Program programmable flags by either serial or parallel means
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Separate SCLK input for Serial programming of flag offsets
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
JTAG port, provided for Boundary Scan function
Available in 208-pin (17mm x 17mm) or 240-pin (19mm x 19mm)
Plastic Ball Grid Array (PBGA)
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts are available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK/WR
WCS
D
0
-D
n
(x36, x18 or x9)
LD
SEN
SCLK
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
65,536 x 36, 131,072 x36
262,144 x 36
FLAG
LOGIC
WRITE POINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
WHSTL
RHSTL
SHSTL
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
READ POINTER
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
ASYR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK/RD
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5907 drw01
Q
0
-Q
n
(x36, x18 or x9)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2009
DSC-5907/20
ad19.0.10 3D显示问题
绿油显示没有显示 是裸板 417875 ...
btty038 PCB设计
TI模拟信号类芯片选型手册
包括如下:Amplifiers, Data Converters, Interface,Clocks, Timing and Wireless Connectivity. 本帖最后由 安_然 于 2011-7-8 08:32 编辑 ]...
安_然 微控制器 MCU
关于cc2420的发送问题
本人是个大学生,正在做一个关于用easyarm1138控制cc2420的zigbee项目,为什么我在向2420发送stxon命令后,发送端的sfd没有变化,同样接收端的也没有,请问是什么问题,发送其他命令都有状态返 ......
智能abc 嵌入式系统
控制芯片的选择
电子设计大赛中的控制类说是四轴飞行器,控制芯片都是用的STM32,我想问一下,MSP430F149可以吗?姿态算法可以实现吗? 希望各位大神指点。 谢谢啦。...
Zzs 微控制器 MCU
5v转12V升压芯片选择
大家好,小弟想选一块boost升压芯片,5v转12v的,输出电流大概100mA即可. 最好外围电路简单,德州仪器生产的。 谢谢大家啦 ...
度假的乞丐 模拟电子
LPC1114采集温度传感器DS18B20程序
Temperature.h文件 #ifndef _TEMPERATURE_H_ #define _TEMPERATURE_H_ #include "lpc11xx.h" #define DQ_H (LPC_GPIO0->DATA |= (1=1; } } /*********************** ......
灞波儿奔 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1915  812  2430  1055  2008  39  17  49  22  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved