电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS12836A-200B2LI-TR

产品描述SRAM 4M (128Kx36) 200MHz Sync SRAM 3.3v
产品类别存储   
文件大小498KB,共26页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS61LPS12836A-200B2LI-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS61LPS12836A-200B2LI-TR - - 点击查看 点击购买

IS61LPS12836A-200B2LI-TR概述

SRAM 4M (128Kx36) 200MHz Sync SRAM 3.3v

IS61LPS12836A-200B2LI-TR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size4 Mbit
Organization128 k x 36
Access Time3.1 ns
Maximum Clock Frequency200 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max210 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
PBGA-119
系列
Packaging
Reel
数据速率
Data Rate
SDR
Memory TypeSDR
类型
Type
Synchronous
Number of Ports4
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
1000

文档预览

下载PDF文档
IS61(64)LPS12832A
IS61(64)LPS12836A IS61(64)VPS12836A
IS61(64)LPS25618A IS61(64)VPS25618A
128K x 32, 128K x 36, 256K x 18
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• Power Supply
LPS: V
dd
3.3V + 5%,
V
ddq
3.3V/2.5V + 5%
VPS: V
dd
2.5V + 5%,
V
ddq
2.5V + 5%
• JEDEC 100-Pin QFP, 119-ball and 165-ball
BGA packages
• Automotive temperature available
• Lead Free available
DECEMBER 2013
4 Mb SYNCHRONOUS PIPELINED, SINgLE CYCLE DESELECT STATIC RAM
DESCRIPTION
The
ISSI
IS61(64)LPS12832A, IS61(64)LPS/VP-
S12836A and IS61(64)LPS/VPS25618A are
high-speed,
low-power synchronous static
RAMs
designed to provide
burstable, high-performance memory for communication
and networking applications. The IS61(64)LPS12832A
is
organized as 131,072 words by 32 bits.
The IS61(64)LPS/
VPS12836A is organized as 131,072 words by 36 bits.
The IS61(64)LPS/VPS25618A
is organized as 262,144
words by 18 bits. Fabricated with
ISSI
's advanced CMOS
technology, the device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit. All synchronous inputs pass
through registers controlled by a positive-edge-triggered
single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx).
In addition, Global
Write (GW)
is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence or-
der, Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH
or left floating.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.6
4
250
200
3.1
5
200
Units
ns
ns
MHz
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liabil-
ity arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev. H1
12/06/2013
1
“约会春天”+一树樱花朵朵开
473883 ...
打破传统 聊聊、笑笑、闹闹
【Silicon Labs 开发套件评测】+ 按键程序测试
通过studio的file菜单开始,新建程序 559395 选择硬件套件及MCU 选择NEXT 559396 559398 选择了BUTTON案例,默认文件夹 559397 系统自动生产project ......
gjl922 Silicon Labs测评专区
放大器级联的时候带宽和增益咋分配呢
请问一下那个放大器级联的时候带宽和增益咋分配呢?增益带宽积=带宽X增益,那每一级放大倍数是不是互相影响呢 eeworldpostqq...
瓷娃娃 电源技术
三极管放大电路设计的一些经验
放大电路的核心元件是三极管,所以要对三极管要有一定的了解。用三极管构成的放大电路的种类较多,我们用常用的几种来解说一下(如图1)。图1是一共射的基本放大电路,一般我们对放大路要掌握些什 ......
fish001 模拟与混合信号
摇摇棒制作问题
摇摇棒制作中的水银开关的作用是什么...
eeboyok 单片机
供应链项目带动RFID技术应用新动向
RFID这种费用高昂、仍处于实验阶段、颇具争议的技术,正在被用于各种地方。供应链项目刺激了RFID的发展,RFID芯片开始被用于更多有创意的地方。供应链项目刺激了RFID的发展,但现在,RFID芯片开 ......
tmily 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2516  2652  830  2059  2298  6  47  27  20  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved