电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS51218B-200TQLI

产品描述SRAM SYNC.PIPE,200MHz,3CE 512K x18, 3.3v I/O
产品类别存储    存储   
文件大小970KB,共34页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 选型对比 全文预览

IS61LPS51218B-200TQLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS61LPS51218B-200TQLI - - 点击查看 点击购买

IS61LPS51218B-200TQLI概述

SRAM SYNC.PIPE,200MHz,3CE 512K x18, 3.3v I/O

IS61LPS51218B-200TQLI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size9 Mbit
Organization512 k x 18
Access Time3.1 ns
Maximum Clock Frequency200 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max160 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFP-100
类型
Type
Pipeline
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
72

文档预览

下载PDF文档
IS61LPS51218B, IS61LPS25636B, IS61LPS25632B, IS64LPS25636B,
IS61VPS/VVPS51218B, IS61VPS/VVPS25636B
256K x 36, 256K x 32, 512K x 18
9 Mb SYNCHRONOUS PIPELINED,
SINgLE CYCLE DESELECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for BGA package
• Power Supply
LPS: V
dd
3.3V (+ 5%),
V
ddq
3.3V/2.5V (+ 5%)
VPS: V
dd
2.5V (+ 5%),
V
ddq
2.5V (+ 5%)
VVPS: V
dd
1.8V (+ 5%),
V
ddq
1.8V (+ 5%)
• JEDEC 100-Pin QFP, 119-ball BGA, and 165-
ball BGA packages
• Lead-free available
MAY 2017
DESCRIPTION
The 9Mb product family features high-speed, low-power
synchronous static RAMs designed to provide burstable,
high-performance memory for communication and net-
working applications. The IS61LPS/VPS25636B and
IS64LPS25636B are organized as 262,144 words by
36 bits. The IS61LPS25632B is organized as 262,144
words by 32 bits. The IS61LPS/VPS51218B is organized
as 524,288 words by 18 bits. Fabricated with
ISSI
's ad-
vanced CMOS technology, the device integrates a 2-bit
burst counter, high-speed SRAM core, and high-drive
capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be
one to four bytes wide as controlled by the write control
inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the ADV (burst address
advance) input pin.
The mode pin is used to select the burst sequence or-
der, Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH
or left floating.
250
2.6
4
250
200
3.1
5
200
166
3.8
6
166
Units
ns
ns
MHz
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. B3
05/26/2017
1

IS61LPS51218B-200TQLI相似产品对比

IS61LPS51218B-200TQLI IS61LPS25636B-200TQLI IS61LPS51218B-200TQLI-TR IS61LPS25636B-200TQLI-TR
描述 SRAM SYNC.PIPE,200MHz,3CE 512K x18, 3.3v I/O SRAM SYNC.PIPE,200MHz,3CE 256K x36, 3.3v I/O SRAM SYNC.PIPE,200MHz,3CE 512K x18, 3.3v I/O SRAM SYNC.PIPE,200MHz,3CE 256K x36, 3.3v I/O
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体)
产品种类
Product Category
SRAM SRAM SRAM SRAM
RoHS Details Details Details Details
封装 / 箱体
Package / Case
QFP-100 TQFP-100 TQFP-100 TQFP-100
Moisture Sensitive Yes Yes Yes Yes
工厂包装数量
Factory Pack Quantity
72 72 800 800

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1302  2450  874  2062  2421  53  27  10  58  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved