电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC2G126GT-G

产品描述Buffers & Line Drivers 3.3V DUAL BUS BUFFER LDRVR 3S
产品类别逻辑    逻辑   
文件大小283KB,共22页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74LVC2G126GT-G在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC2G126GT-G - - 点击查看 点击购买

74LVC2G126GT-G概述

Buffers & Line Drivers 3.3V DUAL BUS BUFFER LDRVR 3S

74LVC2G126GT-G规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SON
包装说明1 X 1.95 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT-833-1, SON-8
针数8
Reach Compliance Codeunknown
控制类型ENABLE HIGH
系列LVC/LCX/Z
JESD-30 代码R-PDSO-N8
JESD-609代码e3
长度1.95 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大I(ol)0.024 A
湿度敏感等级1
位数1
功能数量2
端口数量2
端子数量8
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码VSON
封装等效代码SOLCC8,.04,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, VERY THIN PROFILE
包装方法TAPE AND REEL
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup5.4 ns
传播延迟(tpd)12.3 ns
认证状态Not Qualified
座面最大高度0.5 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)1.65 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN
端子形式NO LEAD
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度1 mm

文档预览

下载PDF文档
74LVC2G126
Dual bus buffer/line driver; 3-state
Rev. 12 — 8 April 2013
Product data sheet
1. General description
The 74LVC2G126 is a dual non-inverting buffer/line driver with 3-state outputs. Each
3-state output is controlled by an output enable input (pin nOE). A LOW-level at pin nOE
causes the output to assume a high-impedance OFF-state. Schmitt trigger action at all
inputs makes the circuit highly tolerant of slower input rise and fall times.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of the
74LVC2G126 as a translator in a mixed 3.3 V and 5 V environment.
It is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry
disables the output, preventing a damaging backflow current through the device when it is
powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant input/output for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC2G126GT-G相似产品对比

74LVC2G126GT-G 74LVC2G126DP-G 74LVC2G126DC-G 74LVC2G126GM-G
描述 Buffers & Line Drivers 3.3V DUAL BUS BUFFER LDRVR 3S Buffers u0026 Line Drivers 3.3V 2 BUF/LN DVR H OUT ENBL3S Buffers u0026 Line Drivers 3.3V DUAL BUS BUF/ LINE DRVR 3S Buffers & Line Drivers 3.3V DUAL BUS BUFFER LDRVR 3S
Source Url Status Check Date 2013-06-14 00:00:00 - 2013-06-14 00:00:00 2013-06-14 00:00:00
是否Rohs认证 符合 - 符合 符合
厂商名称 NXP(恩智浦) - NXP(恩智浦) NXP(恩智浦)
Reach Compliance Code unknown - unknown unknown

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2758  1001  2253  1158  2111  3  46  31  23  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved