电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AA172M642BG

产品描述LVPECL Output Clock Oscillator, 172.642MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530AA172M642BG概述

LVPECL Output Clock Oscillator, 172.642MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA172M642BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Is SamacsysN
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率172.642 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸177.8mm x 127.0mm x 41.91mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
MSP-EXP430FR5739 应用(1)
刚刚了解到MSP-EXP430FR5739,感觉不错,考虑了一下可能的应用,考虑到板上的3 轴加速计,可以做一个有线的手势游戏手柄,通过USB口可以和PC相连,需要编写2边的应用,单片机端将加速度计的数 ......
zk47 微控制器 MCU
为什么人会失眠呢?
最近这几天老是失眠,不知道什么原因?真是奇怪啊,早上五点多钟就醒来了,然后就睡不着了,感觉睡眠严重不足啊,黑眼圈都出来了呢!白天也有气无力的样子,感觉全身没有力气,完全不在状态呀~ ......
张无忌1987 聊聊、笑笑、闹闹
不知会不会被抓
v...
qiujinlin369 嵌入式系统
泰国足球队救援“英雄”设备,AD9364+Intel FPGA建功
转自:https://ezchina.analog.com/thread/18770 最近技术媒体报道,泰国少年足球队被困山洞的救援中,以色列的设备发挥了关键作用,而这套设备背后,ADI射频捷变频收发器+FPGA的组合建功了。 ......
同林鸟 模拟电子
怎么控制直流电机的转速
各位朋友们,请问怎么控制直流电机的转速阿.....急求.......
616718006 单片机
David_lee辩论赛:世界杯的误判该不该凭录像慢镜回放来改判?
这是david_lee的辩题 欢迎参与讨论 :)...
soso 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1760  519  847  1470  1051  20  44  41  34  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved