电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N287A-999NLGI8

产品描述Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum
产品类别半导体    模拟混合信号IC   
文件大小1MB,共75页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

8T49N287A-999NLGI8在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N287A-999NLGI8 - - 点击查看 点击购买

8T49N287A-999NLGI8概述

Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum

8T49N287A-999NLGI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner
RoHSDetails
系列
Packaging
Reel
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
3000

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N287
Datasheet
Description
The 8T49N287 has two independent, fractional-feedback PLLs that
can be used as jitter attenuators and frequency translators. It is
equipped with six integer and two fractional output dividers, allowing
the generation of up to 8 different output frequencies, ranging from
8kHz to 1GHz. Four of these frequencies are completely independent
of each other and the inputs. The other four are related frequencies.
The eight outputs may select among LVPECL, LVDS, HCSL, or
LVCMOS output levels.
This makes it ideal to be used in any frequency translation
application, including 1G, 10G, 40G and 100G Synchronous Ethernet,
OTN, and SONET/SDH, including ITU-T G.709 (2009) FEC rates.
The device may also behave as a frequency synthesizer.
The 8T49N287 accepts up to two differential or single-ended input
clocks and a crystal input. Each of the two internal PLLs can lock to
different input clocks which may be of independent frequencies. Each
PLL can use the other input for redundant backup of the primary
clock, but in this case, both input clocks must be related in frequency.
The device supports hitless reference switching between input clocks.
The device monitors all input clocks for Loss of Signal (LOS), and
generates an alarm when an input clock failure is detected. Automatic
and manual hitless reference switching options are supported. LOS
behavior can be set to support gapped or un-gapped clocks.
The 8T49N287 supports holdover for each PLL. The holdover has an
initial accuracy of ±50ppB from the point where the loss of all
applicable input reference(s) has been detected. It maintains a
historical average operating point for each PLL that may be returned
to in holdover at a limited phase slope.
The device places no constraints on input to output frequency conver-
sion, supporting all FEC rates, including the new revision of ITU-T Rec-
ommendation G.709 (2009), most with 0ppm conversion error.
Each PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS Typical jitter (including spurs), 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts up to two LVPECL, LVDS, LVHSTL, HCSL, or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL / LVDS / HCSL or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover and Loss-of-Signal status outputs
Open-drain Interrupt pin
Nine programmable loop bandwidth settings for each PLL from
1.4Hz to 360Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free (RoHS 6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
©2018 Integrated Device Technology, Inc.
1
January 31, 2018
关于msp430中的#pragma vector语句
本帖最后由 qinkaiabc 于 2014-2-21 05:54 编辑 #pragma vector 是固定在程序中的格式,如果是开门狗中断:后面接的是中断向量地址WDT_VECTOR, 如果是定时器A/B中断:后面接的是中断向量地 ......
qinkaiabc 微控制器 MCU
逛公园记
阳光明媚,微风习习。天气真好,拉着妈妈一起去逛公园哦, 46764 公园里好好玩啊,真是高兴啊。 46765 我要热情一些,跟小朋友打个招呼吧。 46766 这一片绿色真好看,青翠欲滴啊 4 ......
tiankai001 聊聊、笑笑、闹闹
【求助】一堆元件和工具怎么收纳整理
这个帖子也不知道发哪里合适。请问大家的工具和元件是怎么整理收纳的?现在我是有很多大小不一的箱子,电子元件用小袋子装好分类在不同的小箱子里。各种工具扔在2个略大箱子里。用起来找起来挺 ......
elulis DIY/开源硬件专区
现在有一份作51单片机的工作机会,不知该不该去做?
我目前是作java 企业计算方面的软件开发,现在有一份作51单片机的工作机会,不知该不该去做?我想往嵌入式方向转,我的定位是linux+arm, 看网上讲51和arm相差很大,不知我从51开始接近嵌入式开 ......
ajzhumin 嵌入式系统
tffs问题.
在shell中,调用tffsshow报告说"通信失败". 问题出在调用i28f128Identify函数卡在flmap上. 什么原因啊?...
huadk 嵌入式系统
轨压传感器芯片厂家
各位大神: 谁知道能做高压共轨传感器芯片(量程200MPa)的厂家有哪些?国内国外公司都可以 ...
fpc813 传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2217  2680  641  2406  1605  44  38  27  54  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved