电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDPB42M36A1-500M3L

产品描述DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, FBGA-165
产品类别存储    存储   
文件大小700KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 选型对比 全文预览

IS61QDPB42M36A1-500M3L在线购买

供应商 器件名称 价格 最低购买 库存  
IS61QDPB42M36A1-500M3L - - 点击查看 点击购买

IS61QDPB42M36A1-500M3L概述

DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, FBGA-165

IS61QDPB42M36A1-500M3L规格参数

参数名称属性值
是否Rohs认证符合
Objectid1171553746
包装说明LBGA, BGA165,11X15,40
Reach Compliance Codecompliant
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
Factory Lead Time16 weeks
YTEOL2
最长访问时间0.45 ns
最大时钟频率 (fCLK)500 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型DDR SRAM
内存宽度36
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.36 A
最小待机电流1.71 V
最大压摆率1.2 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
IS61QDPB44M18A/A1/A2
IS61QDPB42M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDPB42M36A : Don’t care ODT function
and pin connection
IS61QDPB42M36A1: Option1
IS61QDPB42M36A2: Option2
Refer to more detail description at page 6 for each
ODT option.
JANUARY 2016
DESCRIPTION
The 72Mb IS61QDPB42M36A/A1/A2 and
IS61QDPB44M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. E1
12/01/2015
1

IS61QDPB42M36A1-500M3L相似产品对比

IS61QDPB42M36A1-500M3L IS61QDPB42M36A-500B4L IS61QDPB42M36A-500B4LI IS61QDPB42M36A-500M3L IS61QDPB42M36A2-500B4LI IS61QDPB42M36A2-500B4L IS61QDPB42M36A-500M3LI IS61QDPB42M36A1-500M3LI
描述 DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, FBGA-165 DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165 SRAM 72M, 500Mhz 2Mx36 QUADP Sync SRAM SRAM 72M, 500Mhz 2Mx36 QUADP Sync SRAM SRAM 72M, 2Mx36 500Mhz QUADP Sync SRAM SRAM 72M, 2Mx36 500Mhz QUADP Sync SRAM SRAM 72M, 500Mhz 2Mx36 QUADP Sync SRAM DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, FBGA-165
Product Attribute - - Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value -
制造商
Manufacturer
- - ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) -
产品种类
Product Category
- - SRAM SRAM SRAM SRAM SRAM -
RoHS - - Details Details Details Details Details -
Memory Size - - 72 Mbit 72 Mbit 72 Mbit 72 Mbit 72 Mbit -
Organization - - 2 M x 36 2 M x 36 2 M x 36 2 M x 36 2 M x 36 -
Access Time - - 8.4 ns 8.4 ns 8.4 ns 8.4 ns 8.4 ns -
Maximum Clock Frequency - - 500 MHz 500 MHz 500 MHz 500 MHz 500 MHz -
接口类型
Interface Type
- - Parallel Parallel Parallel Parallel Parallel -
电源电压-最大
Supply Voltage - Max
- - 1.89 V 1.89 V 1.89 V 1.89 V 1.89 V -
电源电压-最小
Supply Voltage - Min
- - 1.71 V 1.71 V 1.71 V 1.71 V 1.71 V -
Supply Current - Max - - 1200 mA 1200 mA 1200 mA 1200 mA 1200 mA -
最小工作温度
Minimum Operating Temperature
- - - 40 C 0 C - 40 C 0 C - 40 C -
最大工作温度
Maximum Operating Temperature
- - + 85 C + 70 C + 85 C + 70 C + 85 C -
安装风格
Mounting Style
- - SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT -
封装 / 箱体
Package / Case
- - FBGA-165 FBGA-165 FBGA-165 FBGA-165 FBGA-165 -
系列
Packaging
- - Tray Tray Tray Tray Tray -
Memory Type - - QDR QDR QDR QDR QDR -
类型
Type
- - Synchronous Synchronous Synchronous Synchronous Synchronous -
Moisture Sensitive - - Yes Yes Yes Yes Yes -
工厂包装数量
Factory Pack Quantity
- - 105 105 105 105 105 -

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1358  632  1317  2822  162  29  54  2  43  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved