电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si5334C-Bxxxxx-GM

产品描述Clock Generators & Support Products Pin-controlled clock generator, 0.16 - 200 MHz
产品类别半导体    模拟混合信号IC   
文件大小759KB,共37页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

Si5334C-Bxxxxx-GM在线购买

供应商 器件名称 价格 最低购买 库存  
Si5334C-Bxxxxx-GM - - 点击查看 点击购买

Si5334C-Bxxxxx-GM概述

Clock Generators & Support Products Pin-controlled clock generator, 0.16 - 200 MHz

Si5334C-Bxxxxx-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
系列
Packaging
Tray

文档预览

下载PDF文档
S i533 4
P
I N
-C
O N T R O L L E D
A
N Y
- F
R E Q U E N C Y
, A
N Y
-O
U T P U T
Q
U A D
C
LOCK
G
ENERATOR
Features
Low-power MultiSynth technology
enables independent, any-frequency
synthesis on four differential output
drivers
Highly-configurable output drivers
support up to four differential outputs
or eight single-ended clock outputs or
a combination of both
Low phase jitter: 0.7 ps RMS typ
High-precision synthesis allows true
0 ppm frequency accuracy on all
outputs
Flexible input reference
crystal: 8 to 30 MHz
input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz

CMOS

External
Independent output voltage per driver

1.5,

1.8,
1.8, 2.5, or 3.3 V
2.5, or 3.3 V
Independent core supply voltage
Frequency increment/decrement
feature enables glitchless frequency
adjustments in 1 ppm steps
Phase adjustment on each of the
output drivers with <20 ps steps
SSC on any or all outputs that is
compliant to PCI Express
Optional external feedback mode
allows zero-delay implementation
Loss-of-lock and loss-of-signal alarm
Simple pin control
Small size: 4x4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range:
–40 to +85 °C
Contact Silicon Labs for custom
versions
Ordering Information:
See page 32.
Pin Assignments
Independently-configurable outputs
support any frequency or format
0.16 to 710 MHz

HCSL: 0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz

LVPECL/LVDS:
Applications
Ethernet switch/router
PCI Express 2.0/3.0
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
Description
The Si5334 is a high performance, low jitter clock generator capable of
synthesizing any frequency on each of the device's four differential output
clocks. The device accepts an external reference clock or crystal and generates
four differential clock outputs, each of which is independently configurable to
any frequency up to 350 MHz and select frequencies to 710 MHz. Using Silicon
Labs' patented MultiSynth technology, each output clock is generated with very
low jitter and zero ppm frequency error. To provide additional design flexibility,
each output clock is independently configurable to support any signal format and
reference voltage. The Si5334 provides low jitter frequency synthesis with
outstanding frequency flexibility in a space-saving 4 x 4 mm QFN package. The
device configuration is factory or field programmed and, upon power up, the
device will begin operation in the predefined configuration without user
intervention. The device supports operation from a 1.8, 2.5, or 3.3 V core supply.
Rev. 1.3
Copyright © 2017 by Silicon Laboratories
Si5334
2018年意法半导体 电机控制路演深圳站开始报名啦~
2018年意法半导体电机控制路演 ——深圳,2018年9月20日诚挚邀请您参加! https://www.st.com/content/dam/OLM%20Email%20Marketing/2018/ASIA%20PAC/Events/Motor%20Control%20Roads ......
EEWORLD社区 电源技术
我的工程师之路(二)
五、工作中的脱变 到了深圳之后,我被分到了安防事业部,暂时负责产品的售后技术支持,可以说这个工作,与我想象的研发是不一样的,说的好听是售后技术支持,说的不好听点,就整个一修板工, ......
songbo 单片机
stm32串口收发中断冲突?
stm32 串口收发中断冲突? 我用中断收,中断发。电脑(windows)串口没有发数据时,stm32发过来的串口数据正常。当我向stm32发数据较频繁时,stm32发到电脑上的数据就丢失很多,而且 ......
liao_0222 stm32/stm8
带LCD控制的单片机
最近想做一款带4.3寸的LCD人机界面的产品。先后考察了STM32F429、LPC1788、NUC977三个产品。但是哪个产品也不是很理想 STM32F429启用LCD控制后,SRAM内存较小需要扩展,但是引脚资源有限,只 ......
bigbat 单片机
波形用Verilog語言程式設計
如波形图那样,要用Verilog去设计一样的波形,那个附件的电路图里是由CCD和EPM7064...做连接,并且依需要而外加了一颗石英振荡。程式中的CLK_12M是石英振荡的波形,开始写程式并用Quartus II 跑,但 ......
neil312212 FPGA/CPLD
Espier文档计划
硬件架构确定,后面很快会陆续更新文档,如果大家有什么学习要求,可以提出,合适的会再增加文档 122085...
kdy FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 963  2606  2637  1475  524  37  56  33  57  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved