电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42S16400J-6BL-TR

产品描述DRAM 64M (4Mx16) 166MHz SDRAM, 3.3v
产品类别存储    存储   
文件大小1MB,共60页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS42S16400J-6BL-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS42S16400J-6BL-TR - - 点击查看 点击购买

IS42S16400J-6BL-TR概述

DRAM 64M (4Mx16) 166MHz SDRAM, 3.3v

IS42S16400J-6BL-TR规格参数

参数名称属性值
是否Rohs认证符合
厂商名称ISSI(芯成半导体)
包装说明FBGA, BGA54,9X9,32
Reach Compliance Codecompliant
Factory Lead Time6 weeks
Samacsys DescriptionDRAM 64M (4Mx16) 166MHz SDRAM, 3.3v
最长访问时间5.4 ns
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度1,2,4,8
JESD-30 代码S-PBGA-B54
内存密度67108864 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度16
端子数量54
字数4194304 words
字数代码4000000
最高工作温度70 °C
最低工作温度
组织4MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码FBGA
封装等效代码BGA54,9X9,32
封装形状SQUARE
封装形式GRID ARRAY, FINE PITCH
电源3.3 V
认证状态Not Qualified
刷新周期4096
连续突发长度1,2,4,8,FP
最大待机电流0.002 A
最大压摆率0.15 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
IS42S16400J
IS45S16400J
1 Meg Bits x 16 Bits x 4 Banks (64-MBIT)
SYNCHRONOUS DYNAMIC RAM
FEATURES
Clock frequency: 200, 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single 3.3V power supply
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Self refresh modes
• Auto refresh (CBR)
• 4096 refresh cycles every 64 ms (Com, Ind, A1
grade) or 16ms (A2 grade)
• Random column address every clock cycle
• Programmable CAS
latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
OPTIONS
• Package:
54-pin TSOP II
54-ball TF-BGA (8mm x 8mm)
60-ball TF-BGA (10.1mm x 6.4mm)
• Operating Temperature Range
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive Grade A1 (-40
o
C to +85
o
C)
Automotive Grade A2 (-40
o
C to +105
o
C)
JULY 2014
OVERVIEW
ISSI
's 64Mb Synchronous DRAM is organized as 1,048,576
bits x 16-bit x 4-bank for improved performance. The
synchronous DRAMs achieve high-speed data transfer
using pipeline architecture. All inputs and outputs signals
refer to the rising edge of the clock input.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-5
5
7.5
200
133
4.8
5.4
-6
6
7.5
166
133
5.4
5.4
-7
7
7.5
143
133
5.4
5.4
Unit
ns
ns
Mhz
Mhz
ns
ns
ADDRESS TABLE
Parameter
Configuration
Refresh Count
4M x 16
1M x 16 x 4
banks
Com./Ind.
4K/64ms
A1
4K/64ms
A2
4K/16ms
A0-A11
A0-A7
BA0, BA1
A10/AP
Row Addresses
Column Addresses
Bank Address Pins
Auto Precharge Pins
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be ex-
pected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon
Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. G
7/30/2014
1
5224.在CCS上调试C2000 CLA 常见问题解答 V1.0
448477 448478 448479 ...
fish001 微控制器 MCU
Protel DXP电路设计与仿真.pdf
Protel DXP电路设计与仿真.pdf...
sbs6176 PCB设计
这边通讯网络的差分信号具体指什么那?
比如我DSP最小系统板中有一个RS485收发器电路,用于微处理器信号和通讯网络的差分信号转换,比较抽象!!!324648...
西里古1992 模拟电子
pb5.0通过串口回应EBOOT发送的bootme问题
各位大侠好! 小弟最近在做EBOOT中的OEMPreDownload函数,由于硬件条件所限暂时先用串口3下载映象,串口1打映消息,现在我已经用 SSCOM测试过OEMPreDownload函数中的SerialSendBootRequest已经 ......
lishixin 嵌入式系统
GD32F105RBT6 关于FMC内部flash操作问题
请问大家一下,怎么在GD32F105RBT6里的内部flash单个字节写入(8位写入),库里面的fmc_word_program 和 fmc_halfword_program分别是 32位个16位的,这样把一串unsigned char数组写进去内部flas ......
千本樱大白 GD32 MCU
谁有wince驱动的实例,包括实例的详细讲解啊?
谁有wince驱动的实例,包括实例的详细讲解啊?我是个wince驱动的初学者,在网上看了一些教程,感觉还是一头雾水,我用的是vs2005+wince+platform6.0定制的系统,怎样在自己定制的系统上开发驱动 ......
zhangle8311 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1562  1238  770  2244  1310  8  38  27  5  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved