电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71256L35YG

产品描述SRAM 32Kx8 ASYNCHRONOUS 5.0V STATIC RAM
产品类别存储    存储   
文件大小86KB,共10页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71256L35YG在线购买

供应商 器件名称 价格 最低购买 库存  
71256L35YG - - 点击查看 点击购买

71256L35YG概述

SRAM 32Kx8 ASYNCHRONOUS 5.0V STATIC RAM

71256L35YG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOJ
包装说明SOJ, SOJ28,.34
针数28
制造商包装代码PJG28
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionSOIC 300 MIL- J BEND
最长访问时间35 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-J28
JESD-609代码e3
长度17.9324 mm
内存密度262144 bit
内存集成电路类型STANDARD SRAM
内存宽度8
湿度敏感等级3
功能数量1
端子数量28
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装等效代码SOJ28,.34
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度3.556 mm
最大待机电流0.00012 A
最小待机电流2 V
最大压摆率0.115 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.5184 mm

文档预览

下载PDF文档
CMOS Static RAM
256K (32K x 8-Bit)
Features
IDT71256S
IDT71256L
High-speed address/chip select time
– Military: 25/35/45/55/70/85/100ns (max.)
– Commercial/Industrial: 20/25/35ns (max.) low power only
Low-power operation
Battery Backup operation – 2V data retention
Produced with advanced high-performance CMOS
technology
Input and output directly TTL-compatible
Available in standard 28-pin (300 or 600 mil) ceramic DIP,
28-pin (300 mil) SOJ
Military product compliant to MIL-STD-883, Class B
Description
Address access times as fast as 20ns are available with power
consumption of only 350mW (typ.). The circuit also offers a reduced power
standby mode. When
CS
goes HIGH, the circuit will automatically go to and
remain in, a low-power standby mode as long as
CS
remains HIGH. This
capability provides significant system level power and cooling savings.
The low-power (L) version also offers a battery backup data retention
capability where the circuit typically consumes only 5μW when operating
off a 2V battery.
The IDT71256 is packaged in a 28-pin (300 or 600 mil) ceramic DIP,
a 28-pin 300 mil SOJ providing high board level packing densities.
The IDT71256 military RAM is manufactured in compliance with the
latest revision of MIL-STD-883, Class B, making it ideally suited to military
temperature applications demanding the highest level of performance and
reliability.
The IDT 71256 is a 262,144-bit high-speed static RAM organized as
32K x 8. It is fabricated using high-performance, high-reliability CMOS
technology.
Functional Block Diagram
A
0
ADDRESS
DECODER
A
14
262,144 BIT
MEMORY ARRAY
V
CC
GND
I/O
0
INPUT
DATA
CIRCUIT
I/O
7
I/O CONTROL
CS
OE
WE
,
CONTROL
CIRCUIT
2946 drw 01
SEPTEMBER 2013
1
©2013 Integrated Device Technology, Inc.
DSC-2946/13

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1919  1958  1784  1434  1967  36  14  27  22  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved