电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3579S65PFG

产品描述SRAM 256Kx18 SYNC 3.3V FLOW-THROUGH SRAM
产品类别存储    存储   
文件大小267KB,共23页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V3579S65PFG在线购买

供应商 器件名称 价格 最低购买 库存  
71V3579S65PFG - - 点击查看 点击购买

71V3579S65PFG概述

SRAM 256Kx18 SYNC 3.3V FLOW-THROUGH SRAM

71V3579S65PFG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明,
针数100
制造商包装代码PKG100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys DescriptionTQFP 14.0 X 20.0 X 1.4 MM
JESD-609代码e3
湿度敏感等级3
峰值回流温度(摄氏度)260
端子面层Matte Tin (Sn)
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency (TQFP package only)
Commercial and Industrial:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
APRIL 2012
1
DSC-6450/1
6450tbl 01
©2012 Integrated Device Technology, Inc.
关于存储器地址范围问题,在线等,急,谢谢!组成原理方面的!
在存储器设计时经常碰到这样的问题,给出存储器地址范围,需要求存储器大小或者是给出存储器地址范围,需要求存储器大小的. 比如:如果有16条地址线,有一大小为40KB的ROM,从0地址开始,请问下这40KB ......
qwer2006 嵌入式系统
zicm2410模块pcb布线时有什么特别需要注意的?
现在要画一块板 上面包括gsm手机模块还要加上zigbee,在布线时需要注意什么,它们俩个是不是不能离得太近,以前有做过这方面的大师们给点建议吧 本帖最后由 小利爷 于 2012-8-12 09:30 编辑 ]...
小利爷 无线连接
电源工程师必备常识——电容知识笔记---电容的特性
电容的特性(隔直通交)   电容器是一种能储存电荷的容器。它是由两片靠得较近的金属片,中间再隔以绝缘物质而组成的。按绝缘材料不同,可制成各种各样的电容器。如:云母、瓷介、纸介、电 ......
qwqwqw2088 电源技术
手机无线通信经典资料《大话无线通信》
很不错的一本书,讲的很形象很经典。分享给大家看看。 记得给小弟加威望啊。...
liushikai 无线连接
F2812的AD模块为8556,只有12路采样通道
F2812的AD模块为AD8556,只有12路采样通道,如何编程使其配置两个通道进行采样 ,按原来的16路采样通道貌似不行? eeworldpostqq...
小煜 DSP 与 ARM 处理器
高频(20M)正弦波信号峰值或有效值如何测量?
有一个20M的正弦波信号,想测量频率和幅值或有效值? 频率的话可以通过高速比较器转成方波测量。 那么问题来了,有效值或者峰值该如何测呢? 之前用AD637等测有效值,但频率只能几M而 ......
buer1209 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 784  2646  1199  1508  1544  51  4  31  49  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved