电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY62137EV30LL-45ZSXIT

产品描述SRAM 2Mb 3V 45ns 128K x 16 LP SRAM
产品类别存储    存储   
文件大小466KB,共18页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 选型对比 全文预览

CY62137EV30LL-45ZSXIT在线购买

供应商 器件名称 价格 最低购买 库存  
CY62137EV30LL-45ZSXIT - - 点击查看 点击购买

CY62137EV30LL-45ZSXIT概述

SRAM 2Mb 3V 45ns 128K x 16 LP SRAM

CY62137EV30LL-45ZSXIT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
包装说明TSOP2, TSOP44,.46,32
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Factory Lead Time1 week
最长访问时间45 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-G44
JESD-609代码e4
长度18.415 mm
内存密度2097152 bit
内存集成电路类型STANDARD SRAM
内存宽度16
湿度敏感等级3
功能数量1
端子数量44
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装等效代码TSOP44,.46,32
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.194 mm
最大待机电流0.000003 A
最小待机电流1 V
最大压摆率0.02 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.2 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度10.16 mm

文档预览

下载PDF文档
CY62137EV30 MoBL
®
2-Mbit (128 K × 16) Static RAM
2-Mbit (128 K × 16) Static RAM
Features
Very high speed: 45 ns
Wide voltage range: 2.20 V to 3.60 V
Pin compatible with CY62137CV30
Ultra low standby power
Typical standby current: 1
A
Maximum standby current: 7
A
Ultra low active power
Typical active current: 2 mA at f = 1 MHz
Easy memory expansion with CE and OE features
Automatic power-down when deselected
Complementary metal oxide semiconductor (CMOS) for
optimum speed and power
Byte power-down feature
Offered in Pb-free 48-ball very fine-pitch ball grid array
(VFBGA) and 44-pin thin small outline package (TSOP II)
package
is ideal for providing More Battery Life™ (MoBL
®
) in portable
applications such as cellular telephones. The device also has an
automatic power down feature that significantly reduces power
consumption by 90% when addresses are not toggling. The
device can also be put into standby mode reducing power
consumption when deselected (CE HIGH or both BLE and BHE
are HIGH). The input and output pins (I/O
0
through I/O
15
) are
placed in a high impedance state when: deselected (CE HIGH),
outputs are disabled (OE HIGH), both Byte High Enable and Byte
Low Enable are disabled (BHE, BLE HIGH), or during a write
operation (CE LOW and WE LOW).
Writing to the device is accomplished by asserting Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through
A
16
). If Byte High Enable (BHE) is LOW, then data from I/O pins
(I/O
8
through I/O
15
) is written into the location specified on the
address pins (A
0
through A
16
).
Reading from the device is accomplished by asserting Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then
data from the memory location specified by the address pins
appears on I/O
0
to I/O
7
. If Byte High Enable (BHE) is LOW, then
data from memory appears on I/O
8
to I/O
15
. See the
Truth Table
on page 11
for a complete description of read and write modes.
The CY62137EV30 is available in 48-ball VFBGA and 44-pin
TSOPII packages.
For a complete list of related documentation,
click here.
Functional Description
The CY62137EV30 is a high performance CMOS static RAM
organized as 128K words by 16 bits. This device features
advanced circuit design to provide ultra low active current. This
Logic Block Diagram
DATA IN DRIVERS
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
ROW DECODER
128K x 16
RAM Array
SENSE AMPS
I/O
0
– I/O
7
I/O
8
– I/O
15
COLUMN DECODER
BHE
WE
CE
OE
BLE
BHE
BLE
A
13
A
14
A
15
A
16
A
12
Pow
-
er Down
Circuit
CE
A
11
Cypress Semiconductor Corporation
Document Number: 38-05443 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 24, 2015

CY62137EV30LL-45ZSXIT相似产品对比

CY62137EV30LL-45ZSXIT
描述 SRAM 2Mb 3V 45ns 128K x 16 LP SRAM
是否无铅 不含铅
是否Rohs认证 符合
厂商名称 Cypress(赛普拉斯)
包装说明 TSOP2, TSOP44,.46,32
Reach Compliance Code compliant
ECCN代码 3A991.B.2.A
Factory Lead Time 1 week
最长访问时间 45 ns
I/O 类型 COMMON
JESD-30 代码 R-PDSO-G44
JESD-609代码 e4
长度 18.415 mm
内存密度 2097152 bit
内存集成电路类型 STANDARD SRAM
内存宽度 16
湿度敏感等级 3
功能数量 1
端子数量 44
字数 131072 words
字数代码 128000
工作模式 ASYNCHRONOUS
最高工作温度 85 °C
最低工作温度 -40 °C
组织 128KX16
输出特性 3-STATE
封装主体材料 PLASTIC/EPOXY
封装代码 TSOP2
封装等效代码 TSOP44,.46,32
封装形状 RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE
并行/串行 PARALLEL
峰值回流温度(摄氏度) 260
电源 2.5/3.3 V
认证状态 Not Qualified
座面最大高度 1.194 mm
最大待机电流 0.000003 A
最小待机电流 1 V
最大压摆率 0.02 mA
最大供电电压 (Vsup) 3.6 V
最小供电电压 (Vsup) 2.2 V
标称供电电压 (Vsup) 3 V
表面贴装 YES
技术 CMOS
温度等级 INDUSTRIAL
端子面层 Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式 GULL WING
端子节距 0.8 mm
端子位置 DUAL
处于峰值回流温度下的最长时间 30
宽度 10.16 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2821  278  765  1661  1519  1  59  3  14  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved