电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

82P5088BBG

产品描述PBGA-256, Tray
产品类别电信电路   
文件大小951KB,共83页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

82P5088BBG在线购买

供应商 器件名称 价格 最低购买 库存  
82P5088BBG - - 点击查看 点击购买

82P5088BBG概述

PBGA-256, Tray

82P5088BBG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PBGA
包装说明BGA-256
针数256
制造商包装代码BBG256
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys Confidence4
Samacsys StatusReleased
Samacsys PartID1852057
Samacsys Pin Count256
Samacsys Part CategoryIntegrated Circuit
Samacsys Package CategoryBGA
Samacsys Footprint NameBB256
Samacsys Released Date2020-02-19 10:59:07
Is SamacsysN
JESD-30 代码S-PBGA-B256
JESD-609代码e1
湿度敏感等级3
功能数量1
端子数量256
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)260
标称供电电压1.8 V
表面贴装YES
电信集成电路类型ATM/SONET/SDH CLOCK RECOVERY CIRCUIT
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
Universal Octal T1/E1/J1 LIU
with Integrated Clock Adapter
FEATURES
Eight channel T1/E1/J1 long haul/short haul line interfaces
Supports HPS (Hitless Protection Switching) for 1+1 protection
without external relays
Receiver sensitivity exceeds -36 dB@772KHz and -43 dB@1024
KHz
Programmable T1/E1/J1 switchability allowing one bill of ma-
terial for any line condition
3.3 V and 1.8 V power supply with 5 V tolerant inputs
Meets or exceeds specifications in
-
ANSI T1.102, T1.403 and T1.408
- ITU I.431, G.703,G.736, G.775 and G.823
- ETSI 300-166, 300-233 and TBR 12/13
- AT&T Pub 62411
Per channel software selectable on:
- Wave-shaping templates for short haul and long haul LBO (Line Build
Out)
- Line terminating impedance (T1:100
,
J1:110
E1:75 120 
- Adjustment of arbitrary pulse shape
- JA (jitter attenuator) position (receive path and transmit path)
- Single rail/dual rail system interfaces
-
B8ZS/HDB3/AMI line encoding/decoding
- Active edge of transmit clock (TCLK) and receive clock (RCLK)
-
-
-
-
IDT82P5088
Active level of transmit data (TDATA) and receive data (RDATA)
Receiver or transmitter power down
High impedance setting for line drivers
PRBS (Pseudo Random Bit Sequence) generation and detection
with 2
15
-1 PRBS polynomials for E1
- QRSS (Quasi Random Sequence Signals) generation and detection
with 2
20
-1 QRSS polynomials for T1/J1
- 16-bit BPV (Bipolar Pulse Violation)/Excess Zero/PRBS or QRSS
error counter
- Analog loopback, Digital loopback, Remote loopback and Inband
loopback
Per channel cable attenuation indication
Adaptive receive sensitivity
Non-intrusive monitoring per ITU G.772 specification
Short circuit protection for line drivers
LOS (Loss Of Signal) & AIS (alarm indication signal) detection
JTAG interface
Supports serial control interface, Motorola and Intel Non-Multi-
plexed interfaces
Package:
Available in 256-pin BGA
Green package options available
DESCRIPTION
The IDT82P5088 is an eight port line intereface that can be configured
per port to any combination of T1, E1 or J1 ports. In receive path, an adaptive
equalizer is integrated to remove the distortion introduced by the cable
attenuation. The IDT82P5088 also performs clock/data recovery, AMI/
B8ZS/HDB3 line decoding and detects and reports the LOS conditions. In
the transmit path, there is an AMI/B8ZS/HDB3 encoder, waveform shaper,
LBOs and jitter attenuator for each channel. The jitter attenuators in both
the transmit path and receive path can be disabled. The IDT82P5088 sup-
ports both single rail and dual rail system interfaces. To facilitate network
maintenance, a PRBS/QRSS generation/detection circuit is integrated in
each channel, and different types of loopbacks can be set on a per channel
basis. Four different kinds of line terminating impedance, 75, 100
110
and
120
are
selectable on a per channel basis. The chip also provides
driver short-circuit protection and supports JTAG boundary scanning.
The IDT82P5088 can be used in SDH/SONET, WAN, routers, wireless
base stations, IADs, IMA, IMAPs, gateways, frame relay access devices,
CSU/DSU equipment, etc.
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc.
1
© 2014 Integrated Device Technology, Inc.
July 30, 2014
VERSION 2 DSC-7216/-

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 722  1030  2846  1200  248  23  50  41  57  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved