电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5T907PAI8

产品描述Clock Driver, PDSO48
产品类别逻辑    逻辑   
文件大小226KB,共19页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

5T907PAI8概述

Clock Driver, PDSO48

5T907PAI8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
包装说明TSSOP, TSSOP48,.3,20
Reach Compliance Codenot_compliant
Is SamacsysN
JESD-30 代码R-PDSO-G48
JESD-609代码e0
最大I(ol)0.008 A
湿度敏感等级1
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP48,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源1.5/1.8,2.5 V
Prop。Delay @ Nom-Sup2.5 ns
认证状态Not Qualified
表面贴装YES
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
2.5V Single Data Rate 1:10 Clock Buffer
Terabuffer™
FEATURES:
5T907
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016
DATASHEET
DESCRIPTION:
The 5T907 2.5V single data rate (SDR) clock buffer is a user-selectable
single-ended or differential input to ten single-ended outputs buffer built on
advanced metal CMOS technology. The SDR clock buffer fanout from a
single or differential input to ten single-ended outputs reduces the loading
on the preceding driver and provides an efficient clock distribution network.
The 5T907 can act as a translator from a differential HSTL, eHSTL, 1.8V/2.5V
LVTTL, LVEPECL, or single-ended 1.8V/2.5V LVTTL input to HSTL, eHSTL,
1.8V/2.5V LVTTL outputs. Selectable interface is controlled by 3-level
input signals that may be hard-wired to appropriate high-mid-low levels.
The 5T907 has two output banks that can be asynchronously enabled/
disabled. Multiple power and grounds reduce noise.
APPLICATIONS:
Guaranteed Low Skew < 125ps (max)
Very low duty cycle distortion
High speed propagation delay < 2.5ns. (max)
Up to 250MHz operation
Very low CMOS power levels
1.5V V
DDQ
for HSTL interface
Hot insertable and over-voltage tolerant inputs
3-level inputs for selectable interface
Selectable HSTL, eHSTL, 1.8V / 2.5V LVTTL, or LVEPECL input
interface
Selectable differential or single-ended inputs and ten single-end-
ed outputs
2.5V V
DD
Available in TSSOP package
NOT RECOMMENDED FOR NEW DESIGNS
For new designs use functional replacement 8T39S11
• Clock and signal distribution
FUNCTIONAL BLOCK DIAGRAM
5T907 REVISION A APRIL 11, 2014
1
©2015 Integrated Device Technology, Inc.

5T907PAI8相似产品对比

5T907PAI8 5T907PAI
描述 Clock Driver, PDSO48 Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PDSO48, TSSOP-48
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
包装说明 TSSOP, TSSOP48,.3,20 TSSOP-48
Reach Compliance Code not_compliant not_compliant
Is Samacsys N N
JESD-30 代码 R-PDSO-G48 R-PDSO-G48
JESD-609代码 e0 e0
最大I(ol) 0.008 A 0.008 A
湿度敏感等级 1 1
端子数量 48 48
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装等效代码 TSSOP48,.3,20 TSSOP48,.3,20
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源 1.5/1.8,2.5 V 1.5/1.8,2.5 V
Prop。Delay @ Nom-Sup 2.5 ns 2.5 ns
认证状态 Not Qualified Not Qualified
表面贴装 YES YES
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 DUAL DUAL
Base Number Matches 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2543  1953  1207  1016  1149  58  52  35  57  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved