电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61VPS102418A-200B3I

产品描述SRAM 18Mb,Pipeline,Sync,1Mb x 18,200MHz,2.5V I/O,165 Ball BGA
产品类别存储   
文件大小568KB,共35页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61VPS102418A-200B3I在线购买

供应商 器件名称 价格 最低购买 库存  
IS61VPS102418A-200B3I - - 点击查看 点击购买

IS61VPS102418A-200B3I概述

SRAM 18Mb,Pipeline,Sync,1Mb x 18,200MHz,2.5V I/O,165 Ball BGA

IS61VPS102418A-200B3I规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM
Memory Size18 Mbit
Access Time3.1 ns
Maximum Clock Frequency200 MHz
电源电压-最大
Supply Voltage - Max
2.625 V
电源电压-最小
Supply Voltage - Min
2.375 V
Supply Current - Max475 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
数据速率
Data Rate
SDR
类型
Type
Synchronous
Number of Ports2
工厂包装数量
Factory Pack Quantity
144

文档预览

下载PDF文档
IS61vPS25672A IS61lPS25672A
IS61vPS51236A IS61lPS51236A
IS61vPS102418A IS61lPS102418A
256K x 72, 512K x 36, 1024K x 18
18Mb SYNCHRONOUS PIPElINED,
SINglE CYClE DESElECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LPS: V
dd
3.3V + 5%,
V
ddq
3.3V/2.5V + 5%
VPS: V
dd
2.5V + 5%,
V
ddq
2.5V + 5%
• JEDEC 100-Pin TQFP, 119-ball PBGA, 165-ball
PBGA, and 209-ball (x72) packages
• Lead-free available
JUlY 2017
and IS61LPS/VPS25672A are high-speed, low-power
synchronous static
RAMs
designed to provide burstable,
high-performance
memory for communication and network-
ing applications. The IS61LPS/VPS51236A
is organized
as 524,288 words by 36 bits, the IS61LPS/VPS102418A
is
organized as 1,048,576 words by 18 bits, and the IS61LPS/
VPS25672A is organized as 262,144 words by 72 bits.
Fabricated with
ISSI
's advanced CMOS technology, the
device integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single mono-
lithic circuit. All synchronous inputs pass through registers
controlled by a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte write
enable (BWE)
input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW)
is available for writing all bytes at one time, regardless of
the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or
ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV (burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Interleave
burst is achieved when this pin is tied HIGH or left floating.
DESCRIPTION
The
ISSI
IS61LPS/VPS51236A, IS61LPS/VPS102418A,
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.6
4
250
200
3.1
5
200
Units
ns
ns
MHz
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. Q
07/19/2017
1
CCS( Code Composer Studio)教程合集
最近跟着TI课堂学launchpad,过程中用到了Code Composer Studio,于是从望山搜集了CCS的一些教程,分享一下, 供大家学习...
tiankai001 微控制器 MCU
分享MSP430(F149)红外接收代码
用MSP430(F149)做红外接收比发送更为简单,我采用的红外传感器是HS0038B,这个原件在接收到38K红外时输出低电平,否则输出高电平,因此,我们就可以从这点开始编写程序了,由于HS0038B的电路 ......
Jacktang 微控制器 MCU
延时函数的作用
在接触底层编程时,经常会有延时函数,但是我不知道延时函数的作用是什么!请大侠指教!...
wqlzhm 嵌入式系统
硬件电路的设计(二)简易数码相框的设计
文章节选自:《ARM Cortex-M0从这里开始》 作者:zhaojun_xf https://bbs.eeworld.com.cn/thread-324656-1-1.html 处理器电路 处理器部分电路为本系统的核心电路,其电路图如图7-3所示。控制 ......
EEWORLD社区 NXP MCU
请大虾推荐ARM开发板,谢谢!
我是学习ARM的新手,想买一块开发板来学习,请大虾们推荐一款适合我的。我要求:1、CPU是比较主流的芯片;2、可嵌入系统linux和wince;3、配置比较全(不希望那种只适用于入门的,熟悉了之后再 ......
luhechai ARM技术
C语言编程宝典之一
C语言编程宝典之一,适合扎实基础...
simonprince 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1133  1046  136  2796  1353  23  22  3  57  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved