电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530WA384M000DG

产品描述CMOS/TTL Output Clock Oscillator, 384MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530WA384M000DG概述

CMOS/TTL Output Clock Oscillator, 384MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530WA384M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率384 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
求解!请教ISE里这个警告是怎么回事?
WARNING:HDLCompiler:751 - "F:\test_warming.v" Line 17: Redeclaration of ansi port AD_sts is not allowed...
lidonglei1 FPGA/CPLD
【低功耗】Xilinx高性能SPARTAN-3A DSP平台FPGA又添低功耗器件
全球可编程逻辑解决方案领导厂商赛灵思公司宣布其XtremeDSP™信号处理解决方案产品系列新增功耗优化的Spartan™-3ADSP器件。这个目前业已投入量产的FPGA新器件,为低成本且低功耗FPGA ......
jjkwz FPGA/CPLD
开关电源图书推荐
本帖最后由 dontium 于 2015-1-23 12:42 编辑 最近在学习开关电源。。不知各位有什么好的方法和书籍推荐一下呢?大家相互交流一下啊。。:) ...
mega1 模拟与混合信号
关于证书补办
本帖最后由 paulhyde 于 2014-9-15 09:42 编辑 05比赛获得的证书掉了,能否补办啊? ...
hamiltoncai 电子竞赛
怂了也要干之二:BLDC之硬件调试
在距离上一帖子已经有差不多20多来天,其实断断续续真没时间开电脑,周末也就一两天,:Sad: 接下来我还是说说我自己挖坑而调试硬件的一些经历。板子上个月已经到手了,焊接了两片,一片是 ......
RCSN 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2852  2622  2474  2220  964  49  41  18  53  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved