电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AC125PC_NL

产品描述Bus Driver, AC Series, 4-Func, 1-Bit, True Output, CMOS, PDIP14, 0.300 INCH, LEAD FREE, PLASTIC, MS-001, DIP-14
产品类别逻辑   
文件大小297KB,共10页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 全文预览

74AC125PC_NL概述

Bus Driver, AC Series, 4-Func, 1-Bit, True Output, CMOS, PDIP14, 0.300 INCH, LEAD FREE, PLASTIC, MS-001, DIP-14

74AC125PC_NL规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
零件包装代码DIP
包装说明0.300 INCH, LEAD FREE, PLASTIC, MS-001, DIP-14
针数14
Reach Compliance Codecompliant
Is SamacsysN
控制类型ENABLE LOW
系列AC
JESD-30 代码R-PDIP-T14
JESD-609代码e3
长度19.18 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大I(ol)0.012 A
位数1
功能数量4
端口数量2
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP14,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT APPLICABLE
电源3.3/5 V
Prop。Delay @ Nom-Sup10 ns
传播延迟(tpd)10 ns
认证状态Not Qualified
座面最大高度5.33 mm
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT APPLICABLE
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
74AC125, 74ACT125 — Quad Buffer with 3-STATE Outputs
January 2008
74AC125, 74ACT125
Quad Buffer with 3-STATE Outputs
Features
I
CC
reduced by 50%
Outputs source/sink 24mA
ACT125 has TTL-compatible outputs
General Description
The AC/ACT125 contains four independent non-inverting
buffers with 3-STATE outputs.
Ordering Information
Order
Number
74AC125SC
74AC125SJ
74AC125MTC
74AC125PC
74ACT125SC
74ACT125SJ
74ACT125MTC
74ACT125PC
Package
Number
M14A
M14D
MTC14
N14A
M14A
M14D
MTC14
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
Connection Diagram
Logic Symbol
IEEE/IEC
Pin Description
Pin Names
A
n
, B
n
O
n
Description
Inputs
Outputs
Function Table
Inputs
A
n
L
L
H
B
n
L
H
X
Output
O
n
L
H
Z
H
=
HIGH Voltage Level, L
=
LOW Voltage Level
Z
=
HIGH Impedance, X
=
Immaterial
©1988 Fairchild Semiconductor Corporation
74AC125, 74ACT125 Rev. 1.4.1
www.fairchildsemi.com

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1337  1274  1025  2466  619  9  42  11  33  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved