电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530FA628M000DGR

产品描述LVDS Output Clock Oscillator, 628MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530FA628M000DGR概述

LVDS Output Clock Oscillator, 628MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530FA628M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率628 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
举坛同庆,热烈庆祝不知是否是美女的版主shuangshumei同学生日快乐!
各企事业单位统一放假天,回家吃蛋糕。:loveliness: 这里帮你订了几个蛋糕,你先吃着啊,蛋糕钱记得算在SOSO帐上。 35063 35064 35065 35066 35067 35068 35069 35070 本帖最后由 ......
henryli2008 聊聊、笑笑、闹闹
EEWORLD大学堂----WEBENCH电器仿真
WEBENCH电器仿真:https://training.eeworld.com.cn/course/155...
zhangjianee 电源技术
跪求介绍学习ATMEGAL16的好书
新手跪求介绍学习ATMEGAL16的好书...
未来天空2000 Microchip MCU
什么zigbee模块不带51单片机内核
本人完全不了解zigbee,老师让搞一些东西,他说要用不含51单片机的zigbee模块去做成品,对网上的一些参数介绍一时也看不懂,希望了解的能帮忙告诉下,谢谢~~~~~...
单身的小菜鸟 无线连接
富士通 MB9BF315NPMC SMD LQFP-100 行情
富士通 MB9BF315NPMC SMD LQFP-100 行情 ...
罗小龙 单片机
一道交通灯题,能帮我讲讲过程是怎么来的么?
参考程序清单如下: ORG 0000H MOV R5,#00H MOV R6,#05H MAIN:MOV A,#03H MOV DPTR,#0FF20H MOVX @DPTR,A MOV A,#00H MOV DPTR,#0FF21H MO ......
爱城堡 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1018  1233  2748  2461  507  55  41  28  52  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved