电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531AA251M000BGR

产品描述LVPECL Output Clock Oscillator, 251MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531AA251M000BGR概述

LVPECL Output Clock Oscillator, 251MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AA251M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Is SamacsysN
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率251 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
关于WinCE下NandFlash分区问题
大家好! 我的板子是2410的,用的WinCE4.2, 我想将NandFlash分成多个区,要物理分区, 比如将NandFlash分成1个binfs,2个fat 麻烦各位高手指教一下,要怎么改?涉及到哪些文件或程序? 看 ......
刘丽军 嵌入式系统
我再次改进了应急灯的图纸
今天我收到了MAX1640。它的封装和我想象的不一样,以前的PCB又算是白画了。再改进一次。这次我不调光了,把中间一个LED也去掉了。大家看还有哪里不合适。再改。...
西门 DIY/开源硬件专区
一个困扰我一整天的问题
刚刚一块板子重新画了一遍,基本没有改动.上面是89S52的片子,用AVRISP烧程序进去,结果提示FLASH bite address 0x0086 is 0xcf(should be 0xcb)..failed.程序是写进去了,但是校验出错.片子肯定 ......
mhl201 单片机
请问我这电脑适合安装multisim的哪个版本?
电脑配置信息: 操作系统:Windows 10(家庭版) CPU:Intel 赛扬 N3450(主频1.1GHz,最高频率2.2GHz) 显卡:HD Graphics 500核显 内存:DDR3L 6GB ...
ultron001 PCB设计
关于看门狗各位是用哪个?独立看门狗还是窗口看门狗
关于看门狗各位是用哪个?独立看门狗还是窗口看门狗? 谢谢!!...
wuminggang stm32/stm8
温度传感器ds1820 的汇编程序
温度传感器ds1820 的汇编程序...
liuyanliuyan 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1447  2512  1632  800  1506  8  10  59  23  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved