电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V2558XS200BQG8

产品描述ZBT SRAM, 256KX18, 3.2ns, CMOS, PBGA165
产品类别存储    存储   
文件大小536KB,共28页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V2558XS200BQG8概述

ZBT SRAM, 256KX18, 3.2ns, CMOS, PBGA165

71V2558XS200BQG8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codecompliant
Is SamacsysN
最长访问时间3.2 ns
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.4 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
IDT71V2556S/XS
3.3V Synchronous ZBT™ SRAMs
IDT71V2558S/XS
2.5V I/O, Burst Counter
IDT71V2556SA/XSA
Pipelined Outputs
IDT71V2558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (V
DDQ)
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V2556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2556/58 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2556/58 has an on-chip burst counter. In the burst mode,
the IDT71V2556/58 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2556/58 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2010 Integrated Device Technology, Inc.
MAY 2010
DSC-4875/11
4875 tbl 01
beaglebone心得九:Hello eeworld!!!
今天上午没事,在这调通了UART0,正好板子上的虚拟串口也用的是UART0. 虽然调通了,但费我很长一段时间,为什么呢? 原因是am335X的库太复杂: 除了包含正确的H文件之外还要把相关的C ......
ddllxxrr DSP 与 ARM 处理器
实用[多功能]应急照明系统
本人开发过消防应急灯并申请了实用新型发明专利,希望大家在本人方案基础上进行补充,期待我们的应急灯更加完美!!草草画了个图,大家帮忙补充呀(控制板的指示灯不是必须的,考虑到省电,当然 ......
ailover2001 DIY/开源硬件专区
【TI明星产品限时购】购买经验分享
在TI购买开发板芯片之类的已经很多次了,自以为轻车熟路,结果这次差点翻车。 2月8号高高兴兴下了单,购物的感觉很爽,购买开发板更爽。 本以为一周最多十来天就能到货,没想到一周多过去 ......
lcofjp 无线连接
逆变电源
跪求逆变电源之类的有关资料啊。。。。非常有急用哇...
liuyong1989 电子竞赛
程序
本帖最后由 paulhyde 于 2014-9-15 03:16 编辑 是对我之前发的电路图的单片机的接收和发送的编程,有些看不懂,求指教 ...
shx1217 电子竞赛
Avegant头戴式显示设备如何改变娱乐体验
当Avegant公司共同创始人Edward Tang和他的同事一开始决定开发头戴式显示器时,他们深知自己面临着巨大的技术挑战。 “我们希望打造一款时髦的设备,能够带来大屏幕的体验,因此它必须是一款 ......
maylove DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 906  2379  2117  2418  1642  45  5  7  3  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved