电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V65803S133PFGI

产品描述ZBT SRAM, 512KX18, 4.2ns, CMOS, PQFP100, PLASTIC, MO-136, TQFP-100
产品类别存储   
文件大小485KB,共26页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT71V65803S133PFGI概述

ZBT SRAM, 512KX18, 4.2ns, CMOS, PQFP100, PLASTIC, MO-136, TQFP-100

IDT71V65803S133PFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys Confidence3
Samacsys StatusReleased
Samacsys PartID2144172
Samacsys Pin Count100
Samacsys Part CategoryIntegrated Circuit
Samacsys Package CategoryQuad Flat Packages
Samacsys Footprint NamePKG100
Samacsys Released Date2020-02-13 08:13:09
Is SamacsysN
最长访问时间4.2 ns
其他特性BURST COUNTER
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.06 A
最小待机电流3.14 V
最大压摆率0.32 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
ZBT™ Feature
3.3V I/O, Burst Counter
Pipelined Outputs
IDT71V65603/Z
IDT71V65803/Z
Features
The IDT71V65603/5803 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus Turnaround.
Description
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 150MHz
(3.8ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array(fBGA).
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read or write.
The IDT71V65603/5803 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65603/5803 to
be suspended as long as necessary. All synchronous inputs are ignored when
(CEN) is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE1, CE2,
CE2)
that allow the user
to deselect the device when desired. If any one of these three are not asserted
when ADV/LD is low, no new memory operation can be initiated. However,
any pending data transfers (reads or writes) will be completed. The data bus
will tri-state two cycles after chip is deselected or a write is initiated.
The IDT71V65603/5803 have an on-chip burst counter. In the burst
mode, the IDT71V65603/5803 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65603/5803 SRAM utilize IDT's latest high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA) and
165 fine pitch ball grid array (fBGA) .
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5304 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2008
DSC-5304/07
1
©2007 Integrated Device Technology, Inc.
物联网讨论
来自EEWORLD合作群49900581 群主:wangkj 我现在想开源推广这个东西 你运行服务器后, 就能连接硬件到这个服务器上 我可以给你源代码 然后就可以通过web界面控制它 程序见七楼...
sinanjj 嵌入式系统
wince触摸屏校准问题
最近在调试触摸屏时,发现运行校准程序时,系统老是崩溃,弹出raise exception 。。。。。。。。。。。device.exe或(gwes.exe)等消息然后就是没有反应了.反复怎么都是这个问题,有时校准完 ......
guoqingling988 嵌入式系统
转行集成电路都需要掌握到那些技能?讨论下呗
最近一直处理国产替代方案,方案有了,国产的芯片产能肯不上,没货。 所以就一直有个疑问和疑惑,如果是芯片行业都需要那些技能呢!包括设计,测试,产业工人,都需掌握什么技能呢 好些芯 ......
zhangdaoyu 聊聊、笑笑、闹闹
2510温度控制源表设置
2510型设备基于给定的温度传感器TEC制冷片进行编程,并设置单点温度。在控制器将激光二极管模组稳定到目标温度之前,首先对TEC的AC电阻进行测量和显示。 如下是一个利用Visual Basic和吉时 ......
Jack_ma 测试/测量
时钟误差问题
一个频率是32768Hz,另一个是32786.885Hz,如果用这两个频率做时钟的话,第二个频率的误差有多大啊?怎么算呢? 请大家帮忙解答一下,谢谢!...
sh2010 微控制器 MCU
电子灭蝇器电路
本帖最后由 jameswangsynnex 于 2015-3-3 20:02 编辑 这个电子灭蝇器简单易制,对一切飞到灭蝇器电网上的苍蝇,均能歼灭。 该装置电路如图1所示。整个装置直接由220V市电经整流后供电。R3 ......
探路者 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2475  784  923  438  2301  30  22  44  16  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved