电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71T75702S85PFG8

产品描述TQFP-100, Reel
产品类别存储   
文件大小616KB,共27页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

71T75702S85PFG8概述

TQFP-100, Reel

71T75702S85PFG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LQFP, QFP100,.63X.87
针数100
制造商包装代码PKG100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
Is SamacsysN
Base Number Matches1

文档预览

下载PDF文档
512K x 36, 1M x 18
2.5V Synchronous ZBT™ SRAMs
IDT71T75702
2.5V I/O, Burst Counter
OBSOLETE PART
Flow-Through Outputs
Features
512K x 36, 1M x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
2.5V power supply (±5%)
2.5V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Boundary Scan JTAG Interface (IEEE 1149.1 Compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA)
Description
The IDT71T75702/902 are 2.5V high-speed 18,874,368-bit
(18 Megabit) synchronous SRAMs organized as 512K x 36 /1M x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
Pin Description Summary
A
0
-A
19
Address Inputs
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
Chip Enables
Output Enable
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
T OR
R F
A D
P E
E D
T N
S
E E
L M IGN
O M S
S
B O DE
O EC
R EW
T N
O
N
Input
Synchronous
Input
Synchronous
Input
Asynchronous
Synchronous
Read/Write Signal
Clock Enable
Input
Input
Synchronous
Individual Byte Write Selects
Clock
Input
Synchronous
N/A
Input
Advance Burst Address/Load New Address
Input
Synchronous
Static
N/A
N/A
N/A
N/A
Asynchronous
Synchronous
Synchronous
Static
Static
Linear/Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
The IDT71T75702/902 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71T75702/902
to be suspended as long as necessary. All synchronous inputs are
ignored when
CEN
is high and the internal device registers will hold their
previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71T75702/902 have an on-chip burst counter. In the burst
mode, the IDT71T75702/902 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71T75702/902 SRAMs utilize IDT’s high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm
100-pin plastic thin quad flatpack (TQFP) as well as a 119 ball grid array
(BGA).
1
©2009 Integrated Device Technology, Inc.
FEBRUARY 2009
DSC-5319/09
5319 tbl 01
大家对MSP430的Device Erratasheet(勘误文档?)是怎么看的?
大家对MSP430的Device Erratasheet(能不能称之为勘误文档?)是怎么看的? 我怎么觉得一个器件,怎么需要特殊对待的条目怎么那么多? TI没有单独器件对应的指导手册,没有中文文档,是不是也 ......
wangfuchong 微控制器 MCU
【Nucleo G071评测】串口1空闲中断+DMA实现不定长接收
经过两天一夜的摸索,总算是搞清楚了G0系列型号的DMA的脾气,可以进行我接下来的串口不定长接收的DEMO。 G0系列的DMA只有一个外设DMA1,DMA1支持7个通道,这7个通道也是非常人性化地可 ......
donatello1996 stm32/stm8
【转】创业为什么会挂掉?——来自2年实际孵化工作的总结
原文的题目是:大学生创业为什么会挂掉?——来自2年实际孵化工作的总结 我觉得很有普适性,所以把大学生几个字去掉了 简单背景:从2011年7月开始,我有幸得到导师的支持,在离北邮不远的小西 ......
wstt 工作这点儿事
关于ARM外扩存储器的问题
最近在做一款ARM920T内核ARM芯片的开发 由于此款芯片没有片上存储器,使用仿真器开发,要扩展外部SRAM 是否需要扩展的SRAM带宽为32bit 若没有32bit的SRAM就要将两片16bit的SRAM并联使用? ......
liyz2169 ARM技术
学习必备
我们学习的最重要的东西就是要数据手册,与使用指导,要常查阅,进步才能加快,我们对它才能更了解...
Widic 微控制器 MCU
如果你开发一个生物大数据管理平台,该如何选用UDP/TCP技术提高大数据传输性能。
如果你开发一个生物大数据管理平台,该如何选用UDP/TCP技术提高大数据传输性能。 ...
Sassa的番茄号 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 564  2678  1611  1123  852  1  6  57  38  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved