电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V275L10TFG

产品描述FIFO, 32KX18, 6.5ns, Synchronous, CMOS, PQFP64, STQFP-64
产品类别存储   
文件大小215KB,共25页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V275L10TFG概述

FIFO, 32KX18, 6.5ns, Synchronous, CMOS, PQFP64, STQFP-64

IDT72V275L10TFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
最长访问时间6.5 ns
其他特性RETRANSMIT; AUTO POWER-DOWN
周期时间10 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度589824 bit
内存宽度18
功能数量1
端子数量64
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX18
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
32,768 x 18
65,536 x 18
FEATURES:
IDT72V275
IDT72V285
Choose among the following memory organizations:
IDT72V275
32,768 x 18
IDT72V285
65,536 x 18
Pin-compatible with the IDT72V255/72V265 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
Green parts are available, see ordering information
DESCRIPTION:
The IDT72V275/72V285 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs, RCLK
or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to
an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period
found on previous SuperSync devices has been eliminated on this
SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecom-
munications, data communications and other applications that need to buffer
large amounts of data.
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
32,768 x 18
65,536 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4512 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2009
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2009
DSC-4512/3
EEWORLD大学堂----ADC 上的 EOS 和 ESD
ADC 上的 EOS 和 ESD:https://training.eeworld.com.cn/course/5271This video starts with an introduction of electrical overstress, abbreviated EOS, and Electrostatic Discharge, abbre ......
hi5 聊聊、笑笑、闹闹
ADI技术指南合集
ADI技术指南合集 1.电路仿真和PCB设计 2.放大器 3.开关和基准源 4.模数转换器 5.射频及高速器件 6.数模转换器 下载链接:https://download.eeworld.com.cn/detail/chen8710/282754 ht ......
chen8710 ADI 工业技术
LED封装技术探讨
LED的封装有:支架排封装,贴片封装,模组封装几种,这些封装方法都是我们常见和常用的。  一,常规现有的封装方法及应用领域   支架排封装是最早采用,用来生产单个LED器件,这就是我们常 ......
qwqwqw2088 LED专区
2005 pcb dxp1
wer...
xuzongjin 单片机
高性能无刷直流电机控制
189510 ...
dontium 微控制器 MCU
TL494与ir2104仿真的开关电源
294465 电路有点乱,不好意思,TL494的9和10脚应该输出的方波才对,可是仿真的时候9和10就输出一两个方波,然后电平就变低了,不知道哪里出了问题,可能反馈用点问题,具体什么问题,大家看一 ......
Traceur 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 772  2499  2439  1034  962  35  10  20  16  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved