电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71P72604S200BQG8

产品描述CABGA-165, Reel
产品类别存储    存储   
文件大小233KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

71P72604S200BQG8概述

CABGA-165, Reel

71P72604S200BQG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码CABGA
包装说明13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165
针数165
制造商包装代码BQG165
Reach Compliance Codeunknown
ECCN代码3A991
Is SamacsysN
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)200 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.335 A
最小待机电流1.7 V
最大压摆率0.95 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 2
Features
IDT71P72804
IDT71P72604
Description
The IDT QDRII
TM
Burst of two SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with two data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single DDR address bus with multiplexed read
and write addresses. All read addresses are received on the first half of
the clock cycle and all write addresses are received on the second half
of the clock cycle. The read and write enables are received on the first
half of the clock cycle. The byte and nibble write signals are received on
both halves of the clock cycle simultaneously with the data they are
controlling on the data input bus.
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
-
Supports concurrent transactions
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
DDR (Double Data Rate) Multiplexed Address Bus
-
One Read and One Write request per clock cycle
DDR (Double Data Rate) Data Buses
-
Two word burst data per clock on each port
-
Four word transfers per clock cycle (2 word bursts
on 2 ports)
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
Commercial and Industrial Temperature Ranges
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Functional Block Diagram
(Note1)
D
(Note1)
DATA
REG
DATA
REG
(Note1)
WRITE DRIVER
SA
OUTPUT SELECT
(Note2)
SENSE AMPS
OUTPUT REG
ADD
REG
(Note2)
WRITE/READ DECODE
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
(Note4)
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
6109 drw 16
CQ
CQ
Notes
1) Represents 18 signal lines for x18, and 36 signal lines for x36
2) Represents 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 2 signal lines for x18, and 4r signal lines for x36.
4) Represents 36 signal lines for x18, and 72 signal lines for x36.
1
©2005 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
OCTOBER 2008
DSC-6109/0A

71P72604S200BQG8相似产品对比

71P72604S200BQG8 71P72604S167BQG8 71P72804S167BQGI
描述 CABGA-165, Reel CABGA-165, Reel CABGA-165, Tray
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 CABGA CABGA CABGA
包装说明 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165 13 X 15 MM, GREEN, FPBGA-165
针数 165 165 165
制造商包装代码 BQG165 BQG165 BQG165
Reach Compliance Code unknown unknown unknown
ECCN代码 3A991 3A991 3A991
Is Samacsys N N N
最长访问时间 0.45 ns 0.5 ns 0.5 ns
其他特性 PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
最大时钟频率 (fCLK) 200 MHz 167 MHz 167 MHz
I/O 类型 SEPARATE SEPARATE SEPARATE
JESD-30 代码 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165
JESD-609代码 e1 e1 e1
长度 15 mm 15 mm 15 mm
内存密度 18874368 bit 18874368 bit 18874368 bit
内存集成电路类型 QDR SRAM QDR SRAM QDR SRAM
内存宽度 36 36 18
湿度敏感等级 3 3 3
功能数量 1 1 1
端子数量 165 165 165
字数 524288 words 524288 words 1048576 words
字数代码 512000 512000 1000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 85 °C
组织 512KX36 512KX36 1MX18
输出特性 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TBGA TBGA TBGA
封装等效代码 BGA165,11X15,40 BGA165,11X15,40 BGA165,11X15,40
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE
并行/串行 PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260
电源 1.5/1.8,1.8 V 1.5/1.8,1.8 V 1.5/1.8,1.8 V
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm
最大待机电流 0.335 A 0.3 A 0.35 A
最小待机电流 1.7 V 1.7 V 1.7 V
最大压摆率 0.95 mA 0.85 mA 0.7 mA
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL INDUSTRIAL
端子面层 Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 BALL BALL BALL
端子节距 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 13 mm 13 mm 13 mm
Base Number Matches 1 1 1
推荐4
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 Spansion 1Gb NOR闪存冲击存储器市场 编辑推荐:通过将MirrorBit技术扩展至90ns工艺,Spansion LLC推出了面向嵌入式应用的单片1Gbit NOR闪 ......
aifang 消费电子
我与EE相识这0.1年——JJliang530
首先祝福EEworld十周年快乐{:1_126:},我是在2016年4月9日才加入EE,虽然是个新手,但是我通过了解知道EE已经成立了10周年,对于这么晚才加入表示很遗憾,不过也很庆幸在同事的推荐下我知道了 ......
JJliang530 聊聊、笑笑、闹闹
10000元开发项目,北京的请进!
熟悉RAM7,RAM9,FPGA的朋友,需要做一个LED显示屏控制卡,有兴趣的请联系QQ:40634865,TEL:13366161232...
54413141 嵌入式系统
水泥电阻大小的识别
上面标为3WR5J 的电阻大小是多少哇 这应该是硬件常识得 但我们一般用的都是色环的 我理解的是 3瓦的 5欧姆电阻 求指教啊 ...
爱好汽车电子 单片机
华为PCB设计资料
48434...
xiaoxin1 PCB设计
寄存器
本帖最后由 zzbeagle 于 2012-5-18 06:38 编辑 ]...
zzbeagle 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 224  1478  1006  884  2281  5  30  21  18  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved