电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

70V9289L9PFGI

产品描述TQFP-100, Tray
产品类别存储   
文件大小364KB,共20页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

70V9289L9PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
70V9289L9PFGI - - 点击查看 点击购买

70V9289L9PFGI概述

TQFP-100, Tray

70V9289L9PFGI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LFQFP, QFP100,.63SQ,20
针数100
制造商包装代码PNG100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys Confidence4
Samacsys StatusReleased
Samacsys PartID11130390
Samacsys Pin Count100
Samacsys Part CategoryIntegrated Circuit
Samacsys Package CategoryQuad Flat Packages
Samacsys Footprint Name100-Pin TQFP-3
Samacsys Released Date2020-01-27 11:20:57
Is SamacsysN
最长访问时间20 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)66 MHz
I/O 类型COMMON
JESD-30 代码S-PQFP-G100
JESD-609代码e3
长度14 mm
内存密度1048576 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
湿度敏感等级3
功能数量1
端口数量2
端子数量100
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP100,.63SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.002 A
最小待机电流3 V
最大压摆率0.24 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED 3.3V
64K x18/x16
SYNCHRONOUS PIPELINED
DUAL-PORT STATIC RAM
*SPECIFIED PART IS OBSOLETE NOT RECOMMENDED FOR NEW DESIGNS
70V9289L
*70V9389L
Features:
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed clock to data access
– Commercial: 7.5/9/12ns (max.)
– Industrial: 9ns (max.)
Low-power operation
– IDT70V9389/289L
Active: 500mW (typ.)
Standby: 1.5mW (typ.)
Flow-Through or Pipelined output mode on either port via
the
FT/PIPE
pins
Counter enable and reset features
Dual chip enables allow for depth expansion without
additional logic
LVTTL- compatible, single 3.3V (±0.3V) power supply
Full synchronous operation on both ports
– 4ns setup to clock and 0ns hold on all control, data, and
address inputs
– Data input, address, and control registers
– Fast 7.5ns clock to data out in the Pipelined output mode
– Self-timed write allows fast cycle time
– 12ns cycle time, 83MHz operation in Pipelined output
mode
Separate upper-byte and lower-byte controls for
multiplexed bus and bus matching compatibility
Industrial temperature range (–40°C to +85°C) is
available for selected speeds
Available in a 128-pin Thin Quad Flatpack (TQFP) and
100-pin Thin Quad Flatpack (TQFP)
Green parts available, see ordering information
Note that information regarding recently obsoleted parts is included in this datasheet for customer convenience.
Functional Block Diagram
R/
W
L
UB
L
CE
0L
R/
W
R
UB
R
CE
0R
CE
1L
LB
L
OE
L
1
0
0/1
1
0
0/1
CE
1R
LB
R
OE
R
FT
/PIPE
L
0/1
1b 0b
b a
1a 0a
0a 1a
a
0b 1b
b
0/1
FT
/PIPE
R
I/O
9L
-I/O
17L
(2)
I/O
Control
I/O
0L
-I/O
8L
(1)
I/O
Control
I/O
9R
-I/O
17R
(1)
I/O
0R
-I/O
8R
(1)
A
15L
A
0L
CLK
L
Counter/
Address
Reg.
MEMORY
ARRAY
Counter/
Address
Reg.
A
15R
A
0R
CLK
R
ADS
L
CNTEN
L
CNTRST
L
ADS
R
CNTEN
R
CNTRST
R
4856 drw 01
NOTES:
1. I/O
0X
- I/O
7X
for IDT70V9289.
2. I/O
8X
- I/O
15X
for IDT70V9289.
MARCH 2018
1
©2018 Integrated Device Technology, Inc.
DSC-4856/9

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1195  1233  313  2072  129  50  41  2  11  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved