电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V251L15JGI

产品描述FIFO, 8KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
产品类别存储   
文件大小278KB,共14页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT72V251L15JGI概述

FIFO, 8KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32

IDT72V251L15JGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明QCCJ,
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
最长访问时间10 ns
周期时间15 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e3
长度13.9954 mm
内存密度73728 bit
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织8KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度3.556 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.4554 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
AUGUST 2013
DSC-4092/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V251L15JGI相似产品对比

IDT72V251L15JGI IDT72V215L15TFGI8 IDT72V201L15PFGI IDT72V251L15JGI8 IDT72V221L15PFGI
描述 FIFO, 8KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32 FIFO, 512X18, 10ns, Synchronous, CMOS, PQFP64, SLIM, PLASTIC, TQFP-64 FIFO, 256X9, 10ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32 FIFO, 8KX9, 10ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32 FIFO, 1KX9, 10ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFJ QFP QFP QFJ QFP
包装说明 QCCJ, LFQFP, LQFP, QCCJ, LQFP,
针数 32 64 32 32 32
Reach Compliance Code compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 10 ns 10 ns 10 ns 10 ns 10 ns
周期时间 15 ns 15 ns 15 ns 15 ns 15 ns
JESD-30 代码 R-PQCC-J32 S-PQFP-G64 S-PQFP-G32 R-PQCC-J32 S-PQFP-G32
JESD-609代码 e3 e3 e3 e3 e3
长度 13.9954 mm 10 mm 7 mm 13.9954 mm 7 mm
内存密度 73728 bit 9216 bit 2304 bit 73728 bit 9216 bit
内存宽度 9 18 9 9 9
功能数量 1 1 1 1 1
端子数量 32 64 32 32 32
字数 8192 words 512 words 256 words 8192 words 1024 words
字数代码 8000 512 256 8000 1000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C
组织 8KX9 512X18 256X9 8KX9 1KX9
可输出 YES YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ LFQFP LQFP QCCJ LQFP
封装形状 RECTANGULAR SQUARE SQUARE RECTANGULAR SQUARE
封装形式 CHIP CARRIER FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE CHIP CARRIER FLATPACK, LOW PROFILE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 3.556 mm 1.6 mm 1.6 mm 3.55 mm 1.6 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed
端子形式 J BEND GULL WING GULL WING J BEND GULL WING
端子节距 1.27 mm 0.5 mm 0.8 mm 1.27 mm 0.8 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30
宽度 11.4554 mm 10 mm 7 mm 11.4554 mm 7 mm
湿度敏感等级 1 - 3 - 3
Base Number Matches 1 1 1 1 -
射频集成电路设计中的常见问题及方案解析
射频(RF)PCB设计,在目前公开出版的理论上具有很多不确定性,常被形容为一种“黑色艺术”。通常情况下,对于微波以下频段的电路(包括低频和低频数字电路),在全面掌握各类设计原则前提下的仔细 ......
Jacktang 无线连接
PLC 与DCS 串行通讯在化工厂的应用
 以西门子CP341 通讯卡件和Honeywell TDC23000 以及YOKOGAWA CS23000 之间的通讯为例,介绍PLC与DCS 之间通讯实现的步骤,对系统的硬件配置、连接、软件组态进行描述。...
frozenviolet 工业自动化与控制
静态时序分析(Static Timing Analysis)基础及应用
516033 ...
至芯科技FPGA大牛 FPGA/CPLD
我的网络程序在linux下交插编译成功,是不是可以说明这个程序用硬件烧录器进烧录也必定能成功?
我的网络程序在linux下交插编译成功,是不是可以说明这个程序用硬件烧录器进烧录也必定能成功?...
t2yaote Linux开发
【关于mps430晶振】
我用的是msp430f2274,芯片上只有xin,xout引脚,请问xin,xout是不是只能接32khz晶振, 如果我接一个40khz晶振能工作吗,还有我在晶振上接了两个15pf的电容协助40khz晶振起震, 问题 ......
sunqiyan99168 嵌入式系统
RF GPRS 抄板内部解剖图
73720...
高速PCB设计抄板 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1972  1320  2430  375  983  59  28  7  42  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved