电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V851L20TFG

产品描述Bi-Directional FIFO, 8KX9, 12ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64
产品类别存储   
文件大小194KB,共16页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V851L20TFG概述

Bi-Directional FIFO, 8KX9, 12ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64

IDT72V851L20TFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明GREEN, PLASTIC, STQFP-64
针数64
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间12 ns
最大时钟频率 (fCLK)50 MHz
周期时间20 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度73728 bit
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.01 A
最大压摆率0.04 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT DUAL CMOS SyncFIFO™
DUAL 256 X 9, DUAL 512 X 9,
DUAL 1,024 X 9, DUAL 2,048 X 9,
DUAL 4,096 X 9 , DUAL 8,192 X 9
IDT72V801
IDT72V811
IDT72V821
IDT72V831
IDT72V841
IDT72V851
FEATURES:
The IDT72V801 is equivalent to two IDT72V201 256 x 9 FIFOs
The IDT72V811 is equivalent to two IDT72V211 512 x 9 FIFOs
The IDT72V821 is equivalent to two IDT72V221 1,024 x 9 FIFOs
The IDT72V831 is equivalent to two IDT72V231 2,048 x 9 FIFOs
The IDT72V841 is equivalent to two IDT72V241 4,096 x 9 FIFOs
The IDT72V851 is equivalent to two IDT72V251 8,192 x 9 FIFOs
Offers optimal combination of large capacity, high speed,
design flexibility and small footprint
Ideal for prioritization, bidirectional, and width expansion
applications
10 ns read/write cycle time
5V input tolerant
Separate control lines and data lines for each FIFO
Separate Empty, Full, programmable Almost-Empty and
Almost-Full flags for each FIFO
Enable puts output data lines in high-impedance state
Space-saving 64-pin plastic Thin Quad Flat Pack (TQFP/
STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V801/72V811/72V821/72V831/72V841/72V851/72V851 are
dual synchronous (clocked) FIFOs. The device is functionally equivalent to
two IDT72V201/72V211/72V221/72V231/72V241/72V251 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins.
Each of the two FIFOs (designated FIFO A and FIFO B) contained in the
IDT72V801/72V811/72V821/72V831/72V841/72V851 has a 9-bit input data
port (DA0 - DA8, DB0 - DB8) and a 9-bit output data port (QA0 - QA8,
QB0 - QB8). Each input port is controlled by a free-running clock (WCLKA,
WCLKB), and two Write Enable pins (WENA1, WENA2,
WENB1,
WENB2).
Data is written into each of the two arrays on every rising clock edge of the Write
Clock (WCLKA, WCLKB) when the appropriate Write Enable pins are
asserted.
The output port of each FIFO bank is controlled by its associated clock pin
(RCLKA, RCLKB) and two Read Enable pins (RENA1,
RENA2, RENB1,
RENB2).
The Read Clock can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual clock operation.
An Output Enable pin (OEA,
OEB)
is provided on the read port of each FIFO
for three-state output control.
Each of the two FIFOs has two fixed flags, Empty (EFA,
EFB)
and Full (FFA,
FFB).
Two programmable flags, Almost-Empty (PAEA,
PAEB)
and Almost-Full
(PAFA,
PAFB),
are provided for each FIFO bank to improve memory utilization.
If not programmed, the programmable flags default to Empty+7 for
PAEA
and
PAEB,
and Full-7 for
PAFA
and
PAFB.
The IDT72V801/72V811/72V821/72V831/72V841/72V851 architecture
lends itself to many flexible configurations such as:
• 2-level priority data buffering
• Bidirectional operation
• Width expansion
• Depth expansion
This FIFO is fabricated using IDT's high-performance submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLKA
WENA1
WENA2
DA
0
- DA
8
WCLKB
EFA
PAEA
WENB1
PAFA
LDA
WENB2
FFA
OFFSET REGISTER
FLAG
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
DB
0
- DB
8
LDB
INPUT REGISTER
WRITE CONTROL
LOGIC
INPUT REGISTER
OFFSET REGISTER
FLAG
LOGIC
EFB
PAEB
PAFB
FFB
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RESET LOGIC
OUTPUT REGISTER
RSA
OEA
QA
0
- QA
8
RCLKA
RENA1
RENA2
RSB
OEB
QB
0
- QB
8
RCLKB
RENB1
RENB2
4093 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2006
DSC-4093/3
EEWORLD大学堂----Type-C端到端解决方
Type-C端到端解决方:https://training.eeworld.com.cn/course/4864...
EE大学堂 电源技术
css6.0建立TMS320F28379D工程折腾日记
作为一个熟悉使用keil开发st芯片的人,刚开始接触TI的芯片发现二者的开发环境真的有很大区别,在折腾了几天之后,终于完成了工程的建立,为了不让后来的兄弟受苦,整理一篇文档作为记录。 软 ......
fish001 微控制器 MCU
ESP32-S2开发之坑(4)--USB挖坑
tinyusb获取 按以下readme说明进行获取 https://github.com/hathach/tinyusb esp32s2移植 tinyusb已经支持esp32s2,主要有设备端hid.msc,cdc。主机端目前并未做支持。 了解一个开源 ......
RCSN DIY/开源硬件专区
VS2005编译的程序在目标板上不能运行
碰到个让人崩溃的问题,没有头绪,有没有遇到同类问题的高手? 我用VS2005随便做个MFC对话框程序,在手头上的2440开发板上运行良好,但是在PXA270上则完全没有反应,运行不起来。我又用EVC做了 ......
jackedison 嵌入式系统
stm32之运行怪异现象
本帖最后由 wateras1 于 2017-11-20 13:52 编辑 最近项目中看到同事使用的STM32F103芯片出现了两个很奇怪的运行异常现象,至今我也没想明白为什么会出现这类现象,特发来大伙一 ......
wateras1 stm32/stm8
剖析开关电源“严重影响成本”的几个元器件!
1定制电感对成本的影响398802共模电感是开关电源必不可少的EMC器件,但是这个共模电感是否拥有底座,却会直接对你的生产成本造成影响,问题就出在了这个底座上面,如果没有底座就一定是工人手工 ......
木犯001号 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2915  1253  2186  1640  2689  49  39  48  47  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved