电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V67603S133BQI

产品描述Cache SRAM, 256KX36, 4.2ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165
产品类别存储   
文件大小507KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V67603S133BQI概述

Cache SRAM, 256KX36, 4.2ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165

IDT71V67603S133BQI规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA, BGA165,11X15,40
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间4.2 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.07 A
最小待机电流3.14 V
最大压摆率0.28 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
256K X 36, 512K X 18
3.3V Synchronous SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs, Single Cycle Deselect
x
x
Advance
Information
IDT71V67603
IDT71V67803
Features
256K x 36, 512K x 18 memory configurations
Supports high system speed:
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
x
x
x
x
x
x
Description
The IDT71V67603/7803 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67603/7803 SRAMs contain write,
data, address and control registers. Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67603/7803 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V67603/7803 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP), a 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5310 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67802.
OCTOBER 2001
1
©2000 Integrated Device Technology, Inc.
DSC-5310/02
mpu6050用旋转矩阵求加速度是否无论将四轴怎么放置,静止时输出为1G
我是直接利用dmp库里的四元数的,公式是根据原子求解state->acc.z的来算的: accel_z=2*(q1q3-q0q2)*accel+2*(q0q1+q2q3)*accel+(q0q0-q1q1-q2q2+q3q3)accel; 还未减去重力加速度,量程是8G, ......
赵怡彬 stm32/stm8
CKCWS-A90SA 谁有MDK注册机帮我产生一下
CKCWS-A90SA 谁有MDK注册机帮我产生一下...
suguoliu 微控制器 MCU
framebuffer 视频序列写屏问题
当把图像序列写屏时,图像帧是以连续的帧序列的形式在lcd上滚动显示,一帧的右边连着下一帧的左边在lcd上滚动显示 ,而不象电视画面那种效果,不知如何解决,请大侠们指教!...
cqupt88 嵌入式系统
0704一周精彩回顾~
:victory:那些精彩好帖,你是否错过了? 轻松看懂 V2X V2X V 是 车 2 是 to, 是连接 X 是 everything 如图,V2X 就是汽车 随便连 结项帖:智能冷风机 该作品是基于由EEworl ......
okhxyyo 聊聊、笑笑、闹闹
最近画好的板子,话说STM32F103RET6+DM9000 能跑web服务器吗?
/******************************************************/ 如题!想做一个家里局域网用的小型web服务器来玩玩,大概看了一下tcpip,感觉好像挺麻烦的样子,希望这板子不要白画了~ /****** ......
zdd563 stm32/stm8
TMS320C2000系列解密前简要概述
TMS320C2000系列是芯片解密行业中最容易碰到的,这种TMS320 DSP系列作控制用的最佳DSP,可以替代老的“C1X”和“C2X”。现在趋势集中在两个方面: 1、C20X 16位定点DSP,速度为20MIPS,主 ......
灞波儿奔 微控制器 MCU

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1182  1640  2451  2685  353  24  34  50  55  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved