电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

709269S12PFG8

产品描述Dual-Port SRAM
产品类别存储   
文件大小692KB,共17页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

709269S12PFG8概述

Dual-Port SRAM

709269S12PFG8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
包装说明TQFP-100
Reach Compliance Codecompliant
最长访问时间12 ns
JESD-30 代码S-PQFP-G100
内存密度262144 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
功能数量1
端子数量100
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX16
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED 32/16K x 16
SYNCHRONOUS
DUAL-PORT STATIC RAM
Features
IDT709279/69S/L
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed clock to data access
– Commercial: 9/12/15ns (max.)
– Industrial: 12ns (max.)
Low-power operation
– IDT709279/69S
Active: 950mW (typ.)
Standby: 5mW (typ.)
– IDT709279/69L
Active: 950mW (typ.)
Standby: 1mW (typ.)
Flow-Through or Pipelined output mode on either port via
the
FT/PIPE
pin
Dual chip enables allow for depth expansion without
additional logic
Counter enable and reset features
Full synchronous operation on both ports
– 4ns setup to clock and 1ns hold on all control, data, and
address inputs
– Data input, address, and control registers
– Fast 9ns clock to data out in the Pipelined output mode
– Self-timed write allows fast cycle time
– 15ns cycle time, 67MHz operation in Pipelined output mode
Separate upper-byte and lower-byte controls for
multiplexed bus and bus matching compatibility
TTL- compatible, single 5V (±10%) power supply
Industrial temperature range (–40°C to +85°C) is
available for selected speeds
Available in a 100-pin Thin Quad Flatpack (TQFP) package
Green parts available. See ordering information
Functional Block Diagram
R/W
L
UB
L
CE
0L
CE
1L
LB
L
OE
L
1
0
0/1
1
0
0/1
R/W
R
UB
R
CE
0R
CE
1R
LB
R
OE
R
FT/PIPE
L
I/O
8L
-
I/O
15L
I/O
0L
-I/O
7L
0/1
1b 0b b a 1a 0a
0a 1a
a
b 0b 1b
0/1
FT/PIPE
R
I/O
8R
-I/O
15R
,
,
I/O
Control
I/O
Control
I/O
0R
-I/O
7R
A
14L
(1)
A
0L
CLK
L
ADS
L
CNTEN
L
CNTRST
L
Counter/
Address
Reg.
MEMORY
ARRAY
Counter/
Address
Reg.
A
14R
(1)
A
0R
CLK
R
ADS
R
CNTEN
R
CNTRST
R
3243 drw 01
NOTE:
1. A
14X
is a NC for IDT709269.
JUNE 2015
1
©2015 Integrated Device Technology, Inc.
DSC-3243/15

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 104  181  2858  2424  290  7  53  16  56  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved