电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531MB921M000BGR

产品描述LVPECL Output Clock Oscillator, 921MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531MB921M000BGR概述

LVPECL Output Clock Oscillator, 921MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531MB921M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率921 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
用示波器进行汽车发动机缸压测试
发动机动力不足是汽车维修中的常见故障,造成这个故障的原因可能是点火系统故障、喷油系统故障、进气故障或者机械方面的故障。机械方面的故障我们很难直接判定,一般都是通过仪器来间接测试,气 ......
Micsig麦科信 汽车电子
想买一个开发板自己搞点东西,帮忙介绍一个好一点得!!
作很多项目(嵌入式linux、vxworks、symbian等),但总觉得还缺点什么,功力稍欠火候!!想买一个开发板自己搞点东西,帮忙支支招。多谢!! 注:最好能跑linux、vxworks、wince。...
jgalz 嵌入式系统
看dcexpert的pos机拆解升级
前段时间,论坛里有坛友分享了非常实惠的很适合买回来再拆掉又不心疼的pos机购买链接。于是,好多人都去买了,{:1_104:}表示我也在第一时间去买了个玩完~~ dcexpert买了好一些来拆解,拆解完后 ......
okhxyyo 以拆会友
【信号处理】FPGA.based.Implementation.of.Signal.Processing.Systems
FPGA-based Implementation of Signal Processing Systems 《信号处理系统的FPGA实现》 Book Description: Field programmable gate arrays (FPGAs) are an increasingly popular technol ......
357482894 FPGA/CPLD
请问半导体封装测试TMP是那几个英语的缩写呀?
请问半导体封装测试TMP是那几个英语的缩写呀?...
wudi PCB设计
isd1760
如何用STC12C5A60S2单片机来控制ISD1760语音芯片 ...
未来星辰 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 554  1263  1123  2893  1750  33  2  27  36  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved