电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V281L15TFG

产品描述FIFO, 64KX9, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64
产品类别存储   
文件大小315KB,共26页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V281L15TFG概述

FIFO, 64KX9, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

IDT72V281L15TFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度589824 bit
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
65,536 x 9
131,072 x 9
FEATURES:
IDT72V281
IDT72V291
Choose among the following memory organizations:
IDT72V281
65,536 x 9
IDT72V291
131,072 x 9
Pin-compatible with the IDT72V261/72V271 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial Temperature Range (-40°C to + 85°C) is available
DESCRIPTION:
The IDT72V281/72V291 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
8
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 9
131,072 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4513 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2001
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
APRIL 2001
DSC-4513/2
弱弱的问下:ADS+H-JTAG怎么把程序烧到FLASH里?
如题,各位高手指教一下...
wzer19 嵌入式系统
智能超声波测距系统的设计
智能超声波测距系统的设计...
huang020202 DIY/开源硬件专区
基于ODX的诊断应用软件 INTEWORK-OBT
概述 OBT(ODX Based Tester)是一套基于PC系统的、可面向任意车型的可配置通用诊断仪解决方案。它基于ODX诊断数据格式(ISO22901),通过配置的方式为某一ECU乃至某一车型建立诊断仪功能 ......
hirainlily 汽车电子
在高速电子设计中,为什么需要电源层和地参考层?
在高速电子设计中,我们往往会有专门的电源和地参考层。这样的处理方法在多层PCB设计中我们非常熟悉,但是如果我问为什么需要电源层和地参考层呢?不知道有多少人可以准确的说出理由? 一 ......
okhxyyo PCB设计
EEWORLD大学堂----电源设计研讨会: LLC 变换器小信号模型分析
电源设计研讨会: LLC 变换器小信号模型分析:https://training.eeworld.com.cn/course/2310 电源的控制环路建模对于有效优化电源稳定性要求,以及符合主要线路和负载瞬态性能标准是必不可少的 ......
hi5 电源技术
分享MSP430F5529 的时钟UCS编程注意事项
有一个模块时钟源:MODOSC,产生MODCLK时钟源信号,一般只为闪存控制模块和ADC12模块提供服务。 该模块不被使用时自动关闭,任何模块对该时钟源提出使用要求时,MODOSC无需被使能即可响应该 ......
灞波儿奔 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2097  276  2876  225  1796  39  52  20  46  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved