电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V235L15PF

产品描述FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64
产品类别存储   
文件大小213KB,共25页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72V235L15PF概述

FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64

IDT72V235L15PF规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明PLASTIC, TQFP-64
针数64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间10 ns
其他特性EASILY EXPANDABLE IN DEPTH AND WIDTH
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度14 mm
内存密度36864 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP64,.66SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
The synchronous FIFOs have two fixed flags, Empty Flag/Output Ready
(EF/OR) and Full Flag/Input Ready (FF/IR), and two programmable flags,
Almost-Empty (PAE) and Almost-Full (PAF). The offset loading of the program-
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2002
DSC-4294/3
【平头哥RVB2601创意应用开发】开箱+详细图片分享
首先感谢EEWORLD,感谢平头哥,通过了我参与此次平头哥RVB2601创意应用开发的名额,给了怎么好的学习机会~Thank you!同时也祝愿所有坛友开开心心每一天,同时这次活动还有两天才结事,没有 ......
lugl4313820 玄铁RISC-V活动专区
MSP430采样与定时器的问题
本帖最后由 905105948 于 2016-11-19 23:22 编辑 项目需要一个定时器10us一次中断计时间,然后定时器里判断时间,每250us adc采样一次(单通道单次采样),这个方式下,原本采样完8000次,用 ......
905105948 微控制器 MCU
寄存器读写问题
在写驱动的时候,映射好地址后,在操作寄存器过程中,有两种方法,不知道是不是驱动里都可以用呢? 1、通过SETREG32或CLRREG32等来读/写寄存器 如:SETREG32(®, (1...
eyeshot 嵌入式系统
[转]如何在对电桥传感器进行电路设计时避免陷入困境
如何在对电桥传感器进行电路设计时避免陷入困境 仪表放大器可以调理传感器生成的电信号,从而实现这些信号 的数字化、存储或将其用于控制信号一般较小,因此,放大器 可能需要配置为高增益 ......
dontium ADI 工业技术
参与即有好礼,2014 TI MSP430 技术研讨会火热报名中!
2014年度 TI MSP430 技术研讨会火热报名中!本次活动覆盖全国 8 大城市, 强势推荐 MSP430 今年最热门的极低功耗微控制器 Wolverine 系列产品及相应解决方案。 在此活动期间,每站前30名报名 ......
EEWORLD社区 微控制器 MCU
过流保护自恢复电路图
当电动机启动时,按一下带锁扣式按钮SBi,启动结束(电动机转速稳定后),再按一下SBi,这时保护电路投入工作。对于启动时间短(如数秒)的电动机,SBi也可采用普通按钮,只要在启动过程中 ......
Aguilera 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 746  133  2280  1715  1451  50  26  21  19  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved