电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3577S75BQG

产品描述Cache SRAM, 128KX36, 7.5ns, CMOS, PBGA165, FBGA-165
产品类别存储   
文件大小519KB,共22页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT71V3577S75BQG概述

Cache SRAM, 128KX36, 7.5ns, CMOS, PBGA165, FBGA-165

IDT71V3577S75BQG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间7.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5280 tbl 01
x
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW byte write
GW),
GW
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2005 Integrated Device Technology, Inc.
FEBRUARY 2005
DSC-5280/08
TI 在WIFI模块方面的技术或者芯片
想了解一下,TI在WIFI模块的技术或者是芯片的核心序列也可以,希望有了解的可以解答一下!先谢过了...
chenglihua TI技术论坛
【用户手册】BlueNRG-MS 开发套件
本文说明了 BlueNRG-MS 开发套件及相应的硬件和软件元件。 BlueNRG-MS 为超低功耗蓝牙 ® 低功耗 ( BLE)单模网络处理器,与蓝牙规范核心 4.1 兼容。 BlueNRG-MS 可同时支持多个角色。 下 ......
谍纸天眼 意法半导体-低功耗射频
PCB的惨痛经历,值得工程师借鉴(转)
PCB即印刷电路板,是电子电路的承载体。在现代电子产品中,几乎都要使用PCB。 PCB设计是电路设计的最后一个环节,也是对原理电路的再设计。一些新的工程师往往低估PCB设计的重要性,将这一 ......
探路者 PCB设计
Verilog HDL 程序设计与实践 资料共享
好书共享,快来下哟!...
eeleader FPGA/CPLD
PC
我用盛博STA-1040板,运行程序后突然显示:No bootable device avilable r-reboot s-setup r-reset,哪位大侠遇到相同的问题,为什么,怎么解决?我的邮箱:awater8.3@163.com,谢谢啦!...
hanna207 嵌入式系统
三网融合,高清网络摄像机让您的家居焕然一新!
三网融合试点方案已经通过,试点城市的名单也即将公布,这一跨世纪举措离我们已越来越近。三网融合改变的不仅仅是我们的生活形态,更是我们的生活习惯。扔掉我们的电话、电视、电脑,把它们放 ......
kinham001 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2499  2244  2031  232  1551  4  35  54  20  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved