电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71T75902S80PFI

产品描述ZBT SRAM, 1MX18, 8ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100
产品类别存储   
文件大小390KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

71T75902S80PFI概述

ZBT SRAM, 1MX18, 8ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100

71T75902S80PFI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991
最长访问时间8 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)95 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
电源2.5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.06 A
最小待机电流2.38 V
最大压摆率0.27 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
512K x 36, 1M x 18
2.5V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Flow-Through Outputs
x
x
x
x
x
x
x
x
x
x
x
x
x
IDT71T75702
IDT71T75902
Features
512K x 36, 1M x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
2.5V power supply (±5%)
2.5V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Boundary Scan JTAG Interface (IEEE 1149.1 Compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA)
Description
The IDT71T75702/902 are 2.5V high-speed 18,874,368-bit
(18 Megabit) synchronous SRAMs organized as 512K x 36 /1M x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71T75702/902 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71T75702/902
to be suspended as long as necessary. All synchronous inputs are
ignored when
CEN
is high and the internal device registers will hold their
previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71T75702/902 have an on-chip burst counter. In the burst
mode, the IDT71T75702/902 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71T75702/902 SRAMs utilize IDT’s high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm
100-pin plastic thin quad flatpack (TQFP) as well as a 119 ball grid array
(BGA).
Pin Description Summary
A
0
-A
19
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
N/A
N/A
N/A
N/A
Asynchronous
Synchronous
Synchronous
Static
Static
APRIL
2009
FEBRUARY
2004
1
©2004 Integrated Device Technology, Inc.
DSC-5319/08
5319 tbl 01

71T75902S80PFI相似产品对比

71T75902S80PFI 71T75902S75PFI 71T75902S85PFI 71T75902S85BGI 71T75902S80BGI AF164FR-07100R
描述 ZBT SRAM, 1MX18, 8ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100 ZBT SRAM, 1MX18, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100 ZBT SRAM, 1MX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100 ZBT SRAM, 1MX18, 8.5ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, MS-028AA, BGA-119 ZBT SRAM, 1MX18, 8ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, MS-028AA, BGA-119 ANTI-SULFURATED CHIP RESISTORS
是否Rohs认证 不符合 不符合 不符合 不符合 不符合 -
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) -
零件包装代码 QFP QFP QFP BGA BGA -
包装说明 LQFP, QFP100,.63X.87 LQFP, QFP100,.63X.87 LQFP, QFP100,.63X.87 BGA, BGA119,7X17,50 BGA, BGA119,7X17,50 -
针数 100 100 100 119 119 -
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant -
ECCN代码 3A991 3A991 3A991 3A991 3A991 -
最长访问时间 8 ns 7.5 ns 8.5 ns 8.5 ns 8 ns -
其他特性 FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE -
最大时钟频率 (fCLK) 95 MHz 100 MHz 90 MHz 90 MHz 95 MHz -
I/O 类型 COMMON COMMON COMMON COMMON COMMON -
JESD-30 代码 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PBGA-B119 R-PBGA-B119 -
JESD-609代码 e0 e0 e0 e0 e0 -
长度 20 mm 20 mm 20 mm 22 mm 22 mm -
内存密度 18874368 bit 18874368 bit 18874368 bit 18874368 bit 18874368 bit -
内存集成电路类型 ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM -
内存宽度 18 18 18 18 18 -
湿度敏感等级 3 3 3 3 3 -
功能数量 1 1 1 1 1 -
端子数量 100 100 100 119 119 -
字数 1048576 words 1048576 words 1048576 words 1048576 words 1048576 words -
字数代码 1000000 1000000 1000000 1000000 1000000 -
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS -
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C -
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -
组织 1MX18 1MX18 1MX18 1MX18 1MX18 -
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE -
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 LQFP LQFP LQFP BGA BGA -
封装等效代码 QFP100,.63X.87 QFP100,.63X.87 QFP100,.63X.87 BGA119,7X17,50 BGA119,7X17,50 -
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR -
封装形式 FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE GRID ARRAY GRID ARRAY -
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL -
电源 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V -
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified -
座面最大高度 1.6 mm 1.6 mm 1.6 mm 2.36 mm 2.36 mm -
最大待机电流 0.06 A 0.06 A 0.06 A 0.06 A 0.06 A -
最小待机电流 2.38 V 2.38 V 2.38 V 2.38 V 2.38 V -
最大压摆率 0.27 mA 0.295 mA 0.245 mA 0.245 mA 0.27 mA -
最大供电电压 (Vsup) 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V -
最小供电电压 (Vsup) 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V -
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V -
表面贴装 YES YES YES YES YES -
技术 CMOS CMOS CMOS CMOS CMOS -
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL -
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) -
端子形式 GULL WING GULL WING GULL WING BALL BALL -
端子节距 0.65 mm 0.65 mm 0.65 mm 1.27 mm 1.27 mm -
端子位置 QUAD QUAD QUAD BOTTOM BOTTOM -
宽度 14 mm 14 mm 14 mm 14 mm 14 mm -
Base Number Matches 1 1 1 1 - -
sd卡驱动开发(WINCE5.0)
wince下sd卡驱动分三层,这三层是怎么相互交互工作的?? host controll driver and bus driver and client driver. 要是自己写的个驱动。主要写那一部分? 在初始化硬件的时候需要初始化什 ......
liulijun365 嵌入式系统
在EEWORLD使用WORD发贴
本帖最后由 littleshrimp 于 2015-10-21 17:55 编辑 在EEWORLD使用WORD发贴 相信很多要在使用论坛发图文贴的时候都遇到过类似的问题,粘贴的图片无法显示或是频繁的手动上传累的手抽筋,有 ......
littleshrimp 为我们提建议&公告
做一台自己的CD机~Ver1.0 原理验证
CD,这个名词,不知道大家是否熟悉……就是那个圆圆的,中间有个洞的盘子……对于很多人来说,3.5英寸软盘会被称为“保存按钮的实体”。 数据的寿命,很大程度上依赖介质,以及数据格式。 物 ......
tabbyzwei 单片机
关于嵌入式工控电脑的一些问题
公司是生产自动化测试工控设备的,之前使用的是工控电脑+WinXP+VC的方式控制机器的运行,现在想转到嵌入式方面,初步确定采用WinCE+嵌入式单板电脑作为控制系统,但是在硬件选型方面碰到了不少 ......
lololo 嵌入式系统
SensorTile硬件分析 -- 核心板
先看SensorTile传感器核心板的整体外观,设计紧凑,体积很小。 277425 左上角是MEMS数字麦克风传感器MP34DT04,它使用PDM音频接口。 277426 左边中间是MCU STM32L476JG(WLCSP72封装 ......
dcexpert MEMS传感器
CC3200文档和例程
SDK目录下的文档打包: 396316 SDK目录下的例程打包: 396317 SDK目录下的部分文档(方便检索): 396318 396319 396320 396321 396322 396323 396324 396325 396326 396327 3 ......
littleshrimp 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 675  2437  73  2151  1239  3  52  57  15  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved