电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V211L15PFGI8

产品描述FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP32, PLASTIC, TQFP-32
产品类别存储    存储   
文件大小153KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V211L15PFGI8概述

FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP32, PLASTIC, TQFP-32

IDT72V211L15PFGI8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFP
包装说明LQFP,
针数32
Reach Compliance Codecompli
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
内存密度4608 bi
内存宽度9
湿度敏感等级3
功能数量1
端子数量32
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-bit
memory array, respectively. These FIFOs are applicable for a wide variety of
data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every rising
clock edge when the Write Enable pins are asserted. The output port is
controlled by another clock pin (RCLK) and two Read Enable pins (REN1,
REN2).
The Read Clock can be tied to the Write Clock for single clock
operation or the two clocks can run asynchronous of one another for dual-
clock operation. An Output Enable pin (OE) is provided on the read port
for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using IDT's high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2002
DSC-4092/3
如果使用LIS2MDL阵列来实现惯性引导AGV小车的磁定位是否可行?
本帖最后由 littleshrimp 于 2020-9-12 22:22 编辑 最近想做个AGV小车,之前听说但没接触过,查了一些资料好像目前比较流行的是使用磁钉+惯性导航、激光和视觉这三种,和磁条和色带相比它们 ......
littleshrimp MEMS传感器
有关数字和模拟信号比较
数字信号和模拟信号的效率那个比较好啊,主要是指速度,问一下,是不是没有什么可比较的? 能不能说明一下啊,求高手指点>>>...
daochang 嵌入式系统
stm8的I/O如果不用的话该如何处理
如果i/o不用的,我看datasheet必须是要上拉或下拉的。 请问如果浮空的话会带来什么影响? 会出现什么意想不到的情况呢?...
riscbbs stm32/stm8
我学ucos入门的一点经验
刚学ucos总是很着急着想一下子学会,其实越着急越是入不了门,我刚开始的时候总是想找到现成的代码能直接编译就好,感谢上帝没让我找到那么简单的东西,才让我进入了一个自己探索编译和多方借鉴 ......
chenbangxuboy 实时操作系统RTOS
指令的长度肯定不能超过指令寄存器的宽度?
指令的长度肯定不能超过指令寄存器的宽度?...
snailsnail 嵌入式系统
如何读懂电路图精品资源推荐十二、怎样看电气控制电路图
如何读懂电路图精品资源推荐十二、怎样看电气控制电路图 一张电路图通常有几十乃至几百个元器件,它们的连线纵横交叉,形式变化多端,初学者往往不知道该从什么地方开始,怎样才能 ......
tiankai001 下载中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 285  2817  1748  2369  797  19  32  20  25  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved