电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72205LB15TFGI

产品描述FIFO, 256X18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64
产品类别存储   
文件大小179KB,共16页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72205LB15TFGI概述

FIFO, 256X18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64

IDT72205LB15TFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP, QFP64,.47SQ,20
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度4608 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256X18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大压摆率0.06 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using IDT’s high-speed submicron CMOS technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
OCTOBER 2008
DSC-2766/2
©2008
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
振动控制系统中DSP后向通道的设计与实现
振动控制系统中DSP后向通道的设计与实现...
maker DSP 与 ARM 处理器
曼彻斯特编码的解码问题,用VHDL
现在在做一个红外线的project.RC5 生成一个信号个给检测器,检测器会产生一组14 bits的数据流(是一组曼彻斯特编码)。想用VHDL做一个解码器。试了很多种方法都失败了,特来寻找高手帮忙解决些 ......
18545862 嵌入式系统
关于micro usb改成TYPE-C的问题
本帖最后由 haha丶 于 2022-4-6 10:17 编辑 想把开发板上的下载程序的micro USB接口改成TYPE-C 的接口,想问一下是不是把GND,VBUS,DP1,DN1对应连接上就行了,ID端口需要链接吗? 看网上都 ......
haha丶 综合技术交流
基于RL78/G14的视频采集显示系统
使用RL78/G14对摄像头进行配置,摄像头采集到的数据经FPGA处理后输出到VGA显示器上或者TFT屏。FPGA型号为EP1C6Q240,摄像头型号为OV7670. 本设计需要外接FPGA处理板,摄像头直接采用OV7670模块 ......
rowen800 瑞萨MCU/MPU
WindowsXP作为POWERLINK主站的配置过程
WindowsXP作为POWERLINK主站的配置过程...
EPACCN 工业自动化与控制
VHDL的一个小小问题
--有如下语句: ... ... GENERIC(CONSTANT BUS_WIDTH: INTEGER := 15); --总线宽度定义 ... ... po1: INOUT STD_LOGIC_VECTOR(BUS_WIDTH DOWNTO 0); ... ... po1 ...
cgl123456 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2843  265  286  1443  768  10  16  32  20  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved