电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65903S75PFI8

产品描述ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100
产品类别存储   
文件大小498KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

71V65903S75PFI8概述

ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100

71V65903S75PFI8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
最长访问时间7.5 ns
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.06 A
最小待机电流3.14 V
最大压摆率0.295 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
IDT71V65703
IDT71V65903
x
x
x
x
x
x
x
x
x
x
x
x
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be it
read or write.
The IDT71V65703/5903 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
DECEMBER 2002
DSC-5298/03
1
©2002 Integrated Device Technology, Inc.

71V65903S75PFI8相似产品对比

71V65903S75PFI8 71V65903S75BG8 71V65903S75PF8 71V65903S75PFG8 71V65903S75PFGI8
描述 ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100 ZBT SRAM, 512KX18, 7.5ns, CMOS, PBGA119 ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100 ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100 ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100
是否Rohs认证 不符合 不符合 不符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Reach Compliance Code not_compliant not_compliant not_compliant unknown unknown
最长访问时间 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns
最大时钟频率 (fCLK) 100 MHz 100 MHz 100 MHz 100 MHz 100 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 R-PQFP-G100 R-PBGA-B119 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100
JESD-609代码 e0 e0 e0 e3 e3
内存密度 9437184 bit 9437184 bit 9437184 bit 9437184 bit 9437184 bit
内存集成电路类型 ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM
内存宽度 18 18 18 18 18
湿度敏感等级 3 3 3 3 3
端子数量 100 119 100 100 100
字数 524288 words 524288 words 524288 words 524288 words 524288 words
字数代码 512000 512000 512000 512000 512000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 70 °C 70 °C 70 °C 85 °C
组织 512KX18 512KX18 512KX18 512KX18 512KX18
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QFP BGA QFP QFP QFP
封装等效代码 QFP100,.63X.87 BGA119,7X17,50 QFP100,.63X.87 QFP100,.63X.87 QFP100,.63X.87
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 FLATPACK GRID ARRAY FLATPACK FLATPACK FLATPACK
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
电源 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
最大待机电流 0.06 A 0.04 A 0.04 A 0.04 A 0.06 A
最小待机电流 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V
最大压摆率 0.295 mA 0.275 mA 0.275 mA 0.275 mA 0.295 mA
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn63Pb37) Tin/Lead (Sn85Pb15) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING BALL GULL WING GULL WING GULL WING
端子节距 0.635 mm 1.27 mm 0.635 mm 0.635 mm 0.635 mm
端子位置 QUAD BOTTOM QUAD QUAD QUAD

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 902  1466  221  635  1938  16  10  37  26  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved