电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AB122M000BGR

产品描述LVPECL Output Clock Oscillator, 122MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530AB122M000BGR概述

LVPECL Output Clock Oscillator, 122MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AB122M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率122 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
五一快乐
有那位大虾知道6F22电池(9v)和印刷天线的资料,请发送至邮箱:hongtianlei_shi@yahoo.com.cn 非常感谢!...
yang211 FPGA/CPLD
Microchip直播:MPLAB斗破“这单片机编程太难了,我不会”,喊你快速开发
心中是否有着众多产品雏形,却苦于无法快速验证? 在产品设计初期,还在为单片机编程和PCB板设计而烦恼? 423783 不妨了解一下Microchip家的:MPLAB®代码配置器(MCC),用过的大 ......
EEWORLD社区 机器人开发
【R7F0C809】开发环境搭建
之前再想瑞萨这板子要用什么IDE开发 芯片的官网链接 http://cn.renesas.com/products/mpumcu/products_for_china/r7f0c806_809/soft_tools_index.jsp 210396 具体这CubeSuite官网也 ......
770781327 瑞萨MCU/MPU
wince下经常打开文件耗资源不?
写了个程序 while(1) { 读gps数据; 打开1.txt; 写入数据; 关闭1.txt; } 大概运行20分钟左右就出问题了: 应用程序*****执行了非法操作, 异常:0xc000 0005; 地址:03 ......
lhmymc 嵌入式系统
积分积累
我想问一下,积分除了做任务赚取,还有没有其他方式获取呀,比如说自行购买这种? ...
Joy0929 为我们提建议&公告
ep3c5 多少钱?
EEWORLD合作qq群:49900581 群主:wangkj...
wangkj FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2534  2639  1843  2870  2014  24  3  7  31  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved